fond
Model Checking Contest 2024
14th edition, Geneva, Switzerland, June 25, 2024
Execution of r551-tall-171734899600202
Last Updated
July 7, 2024

About the Execution of LoLA for FireWire-PT-05

Execution Summary
Max Memory
Used (MB)
Time wait (ms) CPU Usage (ms) I/O Wait (ms) Computed Result Execution
Status
635.151 41237.00 43696.00 163.00 TFFTFFFTTTTFFTFT normal

Execution Chart

We display below the execution chart for this examination (boot time has been removed).

Trace from the execution

Formatting '/data/fkordon/mcc2024-input.r551-tall-171734899600202.qcow2', fmt=qcow2 size=4294967296 backing_file=/data/fkordon/mcc2024-input.qcow2 backing_fmt=qcow2 cluster_size=65536 lazy_refcounts=off refcount_bits=16
Waiting for the VM to be ready (probing ssh)
.................
=====================================================================
Generated by BenchKit 2-5568
Executing tool lola
Input is FireWire-PT-05, examination is CTLFireability
Time confinement is 3600 seconds
Memory confinement is 16384 MBytes
Number of cores is 4
Run identifier is r551-tall-171734899600202
=====================================================================

--------------------
preparation of the directory to be used:
/home/mcc/execution
total 496K
-rw-r--r-- 1 mcc users 6.1K Jun 2 17:16 CTLCardinality.txt
-rw-r--r-- 1 mcc users 67K Jun 2 17:16 CTLCardinality.xml
-rw-r--r-- 1 mcc users 5.3K Jun 2 17:16 CTLFireability.txt
-rw-r--r-- 1 mcc users 48K Jun 2 17:16 CTLFireability.xml
-rw-r--r-- 1 mcc users 3.3K Jun 2 17:12 LTLCardinality.txt
-rw-r--r-- 1 mcc users 23K Jun 2 17:12 LTLCardinality.xml
-rw-r--r-- 1 mcc users 2.1K Jun 2 17:12 LTLFireability.txt
-rw-r--r-- 1 mcc users 17K Jun 2 17:12 LTLFireability.xml
-rw-r--r-- 1 mcc users 1 Jun 2 16:33 NewModel
-rw-r--r-- 1 mcc users 9.7K Jun 2 17:16 ReachabilityCardinality.txt
-rw-r--r-- 1 mcc users 107K Jun 2 17:16 ReachabilityCardinality.xml
-rw-r--r-- 1 mcc users 7.9K Jun 2 17:16 ReachabilityFireability.txt
-rw-r--r-- 1 mcc users 68K Jun 2 17:16 ReachabilityFireability.xml
-rw-r--r-- 1 mcc users 1.6K Jun 2 17:12 UpperBounds.txt
-rw-r--r-- 1 mcc users 3.6K Jun 2 17:12 UpperBounds.xml
-rw-r--r-- 1 mcc users 6 Jun 2 16:33 equiv_col
-rw-r--r-- 1 mcc users 3 Jun 2 16:33 instance
-rw-r--r-- 1 mcc users 6 Jun 2 16:33 iscolored
-rw-r--r-- 1 mcc users 91K Jun 2 16:33 model.pnml

--------------------
content from stdout:

=== Data for post analysis generated by BenchKit (invocation template)

The expected result is a vector of booleans
BOOL_VECTOR

here is the order used to build the result vector(from text file)
FORMULA_NAME FireWire-PT-05-CTLFireability-2024-00
FORMULA_NAME FireWire-PT-05-CTLFireability-2024-01
FORMULA_NAME FireWire-PT-05-CTLFireability-2024-02
FORMULA_NAME FireWire-PT-05-CTLFireability-2024-03
FORMULA_NAME FireWire-PT-05-CTLFireability-2024-04
FORMULA_NAME FireWire-PT-05-CTLFireability-2024-05
FORMULA_NAME FireWire-PT-05-CTLFireability-2024-06
FORMULA_NAME FireWire-PT-05-CTLFireability-2024-07
FORMULA_NAME FireWire-PT-05-CTLFireability-2024-08
FORMULA_NAME FireWire-PT-05-CTLFireability-2024-09
FORMULA_NAME FireWire-PT-05-CTLFireability-2024-10
FORMULA_NAME FireWire-PT-05-CTLFireability-2024-11
FORMULA_NAME FireWire-PT-05-CTLFireability-2024-12
FORMULA_NAME FireWire-PT-05-CTLFireability-2024-13
FORMULA_NAME FireWire-PT-05-CTLFireability-2024-14
FORMULA_NAME FireWire-PT-05-CTLFireability-2024-15

=== Now, execution of the tool begins

BK_START 1717415369236

starting LoLA
BK_EXAMINATION: CTLFireability
BK_TIME_CONFINEMENT: 3600
BK_MEMORY_CONFINEMENT: 16384
BK_BIN_PATH: /home/mcc/BenchKit/bin/
current directory: /home/mcc/execution
FORMULA FireWire-PT-05-CTLFireability-2024-06 FALSE TECHNIQUES COLLATERAL_PROCESSING EXPLICIT TOPOLOGICAL STATE_COMPRESSION STUBBORN_SETS USE_NUPN UNFOLDING_TO_PT
FORMULA FireWire-PT-05-CTLFireability-2024-15 TRUE TECHNIQUES COLLATERAL_PROCESSING EXPLICIT TOPOLOGICAL STATE_COMPRESSION STUBBORN_SETS USE_NUPN UNFOLDING_TO_PT
FORMULA FireWire-PT-05-CTLFireability-2024-05 FALSE TECHNIQUES COLLATERAL_PROCESSING EXPLICIT TOPOLOGICAL STATE_COMPRESSION STUBBORN_SETS USE_NUPN UNFOLDING_TO_PT
FORMULA FireWire-PT-05-CTLFireability-2024-14 FALSE TECHNIQUES COLLATERAL_PROCESSING EXPLICIT TOPOLOGICAL STATE_COMPRESSION STUBBORN_SETS USE_NUPN UNFOLDING_TO_PT
FORMULA FireWire-PT-05-CTLFireability-2024-13 TRUE TECHNIQUES COLLATERAL_PROCESSING EXPLICIT TOPOLOGICAL STATE_COMPRESSION STUBBORN_SETS USE_NUPN UNFOLDING_TO_PT
FORMULA FireWire-PT-05-CTLFireability-2024-12 FALSE TECHNIQUES COLLATERAL_PROCESSING EXPLICIT TOPOLOGICAL STATE_COMPRESSION STUBBORN_SETS USE_NUPN UNFOLDING_TO_PT
FORMULA FireWire-PT-05-CTLFireability-2024-11 FALSE TECHNIQUES COLLATERAL_PROCESSING EXPLICIT TOPOLOGICAL STATE_COMPRESSION STUBBORN_SETS USE_NUPN UNFOLDING_TO_PT
FORMULA FireWire-PT-05-CTLFireability-2024-10 TRUE TECHNIQUES COLLATERAL_PROCESSING EXPLICIT TOPOLOGICAL STATE_COMPRESSION STUBBORN_SETS USE_NUPN UNFOLDING_TO_PT
FORMULA FireWire-PT-05-CTLFireability-2024-08 TRUE TECHNIQUES COLLATERAL_PROCESSING EXPLICIT TOPOLOGICAL STATE_COMPRESSION STUBBORN_SETS USE_NUPN UNFOLDING_TO_PT
FORMULA FireWire-PT-05-CTLFireability-2024-07 TRUE TECHNIQUES COLLATERAL_PROCESSING EXPLICIT TOPOLOGICAL STATE_COMPRESSION STUBBORN_SETS USE_NUPN UNFOLDING_TO_PT
FORMULA FireWire-PT-05-CTLFireability-2024-04 FALSE TECHNIQUES COLLATERAL_PROCESSING EXPLICIT TOPOLOGICAL STATE_COMPRESSION STUBBORN_SETS USE_NUPN UNFOLDING_TO_PT
FORMULA FireWire-PT-05-CTLFireability-2024-03 TRUE TECHNIQUES COLLATERAL_PROCESSING EXPLICIT TOPOLOGICAL STATE_COMPRESSION STUBBORN_SETS USE_NUPN UNFOLDING_TO_PT
FORMULA FireWire-PT-05-CTLFireability-2024-02 FALSE TECHNIQUES COLLATERAL_PROCESSING EXPLICIT TOPOLOGICAL STATE_COMPRESSION STUBBORN_SETS USE_NUPN UNFOLDING_TO_PT
FORMULA FireWire-PT-05-CTLFireability-2024-01 FALSE TECHNIQUES COLLATERAL_PROCESSING EXPLICIT TOPOLOGICAL STATE_COMPRESSION STUBBORN_SETS USE_NUPN UNFOLDING_TO_PT
FORMULA FireWire-PT-05-CTLFireability-2024-00 TRUE TECHNIQUES COLLATERAL_PROCESSING EXPLICIT TOPOLOGICAL STATE_COMPRESSION STUBBORN_SETS USE_NUPN UNFOLDING_TO_PT
FORMULA FireWire-PT-05-CTLFireability-2024-09 TRUE TECHNIQUES COLLATERAL_PROCESSING EXPLICIT TOPOLOGICAL STATE_COMPRESSION STUBBORN_SETS USE_NUPN UNFOLDING_TO_PT
[lola] FINAL RESULTS
[lola]  FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
[lola] FireWire-PT-05-CTLFireability-2024-00: CTL true CTL model checker
[lola] FireWire-PT-05-CTLFireability-2024-01: LTL/CTL false LTL model checker
[lola] FireWire-PT-05-CTLFireability-2024-02: CTL false CTL model checker
[lola] FireWire-PT-05-CTLFireability-2024-03: DISJ true CTL model checker
[lola] FireWire-PT-05-CTLFireability-2024-04: DISJ false DISJ
[lola] FireWire-PT-05-CTLFireability-2024-05: CTL false CTL model checker
[lola] FireWire-PT-05-CTLFireability-2024-06: AG false findpath
[lola] FireWire-PT-05-CTLFireability-2024-07: CTL true CTL model checker
[lola] FireWire-PT-05-CTLFireability-2024-08: CTL true CTL model checker
[lola] FireWire-PT-05-CTLFireability-2024-09: CTL true CTL model checker
[lola] FireWire-PT-05-CTLFireability-2024-10: CTL true CTL model checker
[lola] FireWire-PT-05-CTLFireability-2024-11: CTL false CTL model checker
[lola] FireWire-PT-05-CTLFireability-2024-12: CTL false CTL model checker
[lola] FireWire-PT-05-CTLFireability-2024-13: CTL true CTL model checker
[lola] FireWire-PT-05-CTLFireability-2024-14: CTL false CTL model checker
[lola] FireWire-PT-05-CTLFireability-2024-15: EF true findpath
[lola]
[lola] Time elapsed: 41 secs. Pages in use: 7

BK_STOP 1717415410473

--------------------
content from stderr:

[lola][I] LoLA will run for 3600 seconds at most (--timelimit)
[lola][W] unknown unit in memory specification: using default
[lola][I] MEM LIMIT 5
[lola][I] NET
[lola][I] reading net from model.pnml
[lola][I] input: PNML file (--pnmlnet)
[lola][I] reading pnml
[lola][I] PNML file contains place/transition net
[lola][I] closed net file model.pnml
[lola][I] finished parsing
[lola][I] Reading formula.
[lola][I] Using XML format (--xmlformula)
[lola][I] reading XML formula
[lola][I] reading formula from CTLFireability.xml
[lola][I] Rule S: 0 transitions removed,0 places removed
[lola][I] LAUNCH task # 24 (type EXCL) for 23 FireWire-PT-05-CTLFireability-2024-05
[lola][I] time limit : 163 sec
[lola][I] memory limit: 2000 pages
[lola][I] LAUNCH task # 56 (type FNDP) for 53 FireWire-PT-05-CTLFireability-2024-15
[lola][I] time limit : 32000000 sec
[lola][I] memory limit: 5 pages
[lola][I] LAUNCH task # 57 (type EQUN) for 53 FireWire-PT-05-CTLFireability-2024-15
[lola][I] time limit : 32000000 sec
[lola][I] memory limit: 5 pages
[lola][I] FINISHED task # 57 (type EQUN) for FireWire-PT-05-CTLFireability-2024-15
[lola][I] result : unknown
[lola][I] LAUNCH task # 60 (type FNDP) for 26 FireWire-PT-05-CTLFireability-2024-06
[lola][I] time limit : 32000000 sec
[lola][I] memory limit: 5 pages
[lola][I] LAUNCH task # 61 (type EQUN) for 26 FireWire-PT-05-CTLFireability-2024-06
[lola][I] time limit : 32000000 sec
[lola][I] memory limit: 5 pages
[lola][I] FINISHED task # 60 (type FNDP) for FireWire-PT-05-CTLFireability-2024-06
[lola][I] result : true
[lola][I] tried executions : 58
[lola][I] time used : 0
[lola][I] memory pages used : 0
[lola][W] CANCELED task # 61 (type EQUN) for FireWire-PT-05-CTLFireability-2024-06 (obsolete)
[lola][I] FINISHED task # 61 (type EQUN) for FireWire-PT-05-CTLFireability-2024-06
[lola][I] result : unknown
[lola][I] FINISHED task # 56 (type FNDP) for FireWire-PT-05-CTLFireability-2024-15
[lola][I] result : true
[lola][I] tried executions : 5704
[lola][I] time used : 2
[lola][I] memory pages used : 0
[lola][I] FINISHED task # 24 (type EXCL) for FireWire-PT-05-CTLFireability-2024-05
[lola][I] result : false
[lola][I] markings : 1143989
[lola][I] fired transitions : 4537972
[lola][I] time used : 5
[lola][I] memory pages used : 5
[lola][I] LAUNCH task # 51 (type EXCL) for 50 FireWire-PT-05-CTLFireability-2024-14
[lola][I] time limit : 239 sec
[lola][I] memory limit: 2000 pages
[lola][I] FINISHED task # 51 (type EXCL) for FireWire-PT-05-CTLFireability-2024-14
[lola][I] result : false
[lola][I] markings : 132
[lola][I] fired transitions : 467
[lola][I] time used : 0
[lola][I] memory pages used : 1
[lola][I] LAUNCH task # 48 (type EXCL) for 47 FireWire-PT-05-CTLFireability-2024-13
[lola][I] time limit : 256 sec
[lola][I] memory limit: 2000 pages
[lola][I] FINISHED task # 48 (type EXCL) for FireWire-PT-05-CTLFireability-2024-13
[lola][I] result : true
[lola][I] markings : 94
[lola][I] fired transitions : 401
[lola][I] time used : 0
[lola][I] memory pages used : 1
[lola][I] LAUNCH task # 45 (type EXCL) for 44 FireWire-PT-05-CTLFireability-2024-12
[lola][I] time limit : 276 sec
[lola][I] memory limit: 2000 pages
[lola][I]  FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
[lola][.] FireWire-PT-05-CTLFireability-2024-05: CTL false CTL model checker
[lola][.] FireWire-PT-05-CTLFireability-2024-06: AG false findpath
[lola][.] FireWire-PT-05-CTLFireability-2024-13: CTL true CTL model checker
[lola][.] FireWire-PT-05-CTLFireability-2024-14: CTL false CTL model checker
[lola][.] FireWire-PT-05-CTLFireability-2024-15: EF true findpath
[lola][.]
[lola][.]  PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
[lola][.] FireWire-PT-05-CTLFireability-2024-00: CTL 0 1 0 0 1 0 0 0
[lola][.] FireWire-PT-05-CTLFireability-2024-01: LTL/CTL 0 1 0 0 1 0 0 0
[lola][.] FireWire-PT-05-CTLFireability-2024-02: CTL 0 1 0 0 1 0 0 0
[lola][.] FireWire-PT-05-CTLFireability-2024-03: DISJ 0 2 0 0 2 0 0 0
[lola][.] FireWire-PT-05-CTLFireability-2024-04: DISJ 0 2 0 0 2 0 0 0
[lola][.] FireWire-PT-05-CTLFireability-2024-07: CTL 0 1 0 0 1 0 0 0
[lola][.] FireWire-PT-05-CTLFireability-2024-08: CTL 0 1 0 0 1 0 0 0
[lola][.] FireWire-PT-05-CTLFireability-2024-09: CTL 0 1 0 0 1 0 0 0
[lola][.] FireWire-PT-05-CTLFireability-2024-10: CTL 0 1 0 0 1 0 0 0
[lola][.] FireWire-PT-05-CTLFireability-2024-11: CTL 0 1 0 0 1 0 0 0
[lola][.] FireWire-PT-05-CTLFireability-2024-12: CTL 0 0 1 0 1 0 0 0
[lola][.]
[lola][.]  TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
[lola][.] 45 CTL EXCL 0/276 1/2000 FireWire-PT-05-CTLFireability-2024-12 32610 m, 6522 m/sec, 226198 t fired, .
[lola][.]
[lola][.] Time elapsed: 5 secs. Pages in use: 5
[lola][.] # running tasks: 1 of 4. Visible: 16
[lola][I]  FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
[lola][.] FireWire-PT-05-CTLFireability-2024-05: CTL false CTL model checker
[lola][.] FireWire-PT-05-CTLFireability-2024-06: AG false findpath
[lola][.] FireWire-PT-05-CTLFireability-2024-13: CTL true CTL model checker
[lola][.] FireWire-PT-05-CTLFireability-2024-14: CTL false CTL model checker
[lola][.] FireWire-PT-05-CTLFireability-2024-15: EF true findpath
[lola][.]
[lola][.]  PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
[lola][.] FireWire-PT-05-CTLFireability-2024-00: CTL 0 1 0 0 1 0 0 0
[lola][.] FireWire-PT-05-CTLFireability-2024-01: LTL/CTL 0 1 0 0 1 0 0 0
[lola][.] FireWire-PT-05-CTLFireability-2024-02: CTL 0 1 0 0 1 0 0 0
[lola][.] FireWire-PT-05-CTLFireability-2024-03: DISJ 0 2 0 0 2 0 0 0
[lola][.] FireWire-PT-05-CTLFireability-2024-04: DISJ 0 2 0 0 2 0 0 0
[lola][.] FireWire-PT-05-CTLFireability-2024-07: CTL 0 1 0 0 1 0 0 0
[lola][.] FireWire-PT-05-CTLFireability-2024-08: CTL 0 1 0 0 1 0 0 0
[lola][.] FireWire-PT-05-CTLFireability-2024-09: CTL 0 1 0 0 1 0 0 0
[lola][.] FireWire-PT-05-CTLFireability-2024-10: CTL 0 1 0 0 1 0 0 0
[lola][.] FireWire-PT-05-CTLFireability-2024-11: CTL 0 1 0 0 1 0 0 0
[lola][.] FireWire-PT-05-CTLFireability-2024-12: CTL 0 0 1 0 1 0 0 0
[lola][.]
[lola][.]  TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
[lola][.] 45 CTL EXCL 5/276 5/2000 FireWire-PT-05-CTLFireability-2024-12 944319 m, 182341 m/sec, 6642249 t fired, .
[lola][.]
[lola][.] Time elapsed: 10 secs. Pages in use: 5
[lola][.] # running tasks: 1 of 4. Visible: 16
[lola][I] FINISHED task # 45 (type EXCL) for FireWire-PT-05-CTLFireability-2024-12
[lola][I] result : false
[lola][I] markings : 1509003
[lola][I] fired transitions : 10776096
[lola][I] time used : 8
[lola][I] memory pages used : 7
[lola][I] LAUNCH task # 42 (type EXCL) for 41 FireWire-PT-05-CTLFireability-2024-11
[lola][I] time limit : 298 sec
[lola][I] memory limit: 2000 pages
[lola][I]  FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
[lola][.] FireWire-PT-05-CTLFireability-2024-05: CTL false CTL model checker
[lola][.] FireWire-PT-05-CTLFireability-2024-06: AG false findpath
[lola][.] FireWire-PT-05-CTLFireability-2024-12: CTL false CTL model checker
[lola][.] FireWire-PT-05-CTLFireability-2024-13: CTL true CTL model checker
[lola][.] FireWire-PT-05-CTLFireability-2024-14: CTL false CTL model checker
[lola][.] FireWire-PT-05-CTLFireability-2024-15: EF true findpath
[lola][.]
[lola][.]  PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
[lola][.] FireWire-PT-05-CTLFireability-2024-00: CTL 0 1 0 0 1 0 0 0
[lola][.] FireWire-PT-05-CTLFireability-2024-01: LTL/CTL 0 1 0 0 1 0 0 0
[lola][.] FireWire-PT-05-CTLFireability-2024-02: CTL 0 1 0 0 1 0 0 0
[lola][.] FireWire-PT-05-CTLFireability-2024-03: DISJ 0 2 0 0 2 0 0 0
[lola][.] FireWire-PT-05-CTLFireability-2024-04: DISJ 0 2 0 0 2 0 0 0
[lola][.] FireWire-PT-05-CTLFireability-2024-07: CTL 0 1 0 0 1 0 0 0
[lola][.] FireWire-PT-05-CTLFireability-2024-08: CTL 0 1 0 0 1 0 0 0
[lola][.] FireWire-PT-05-CTLFireability-2024-09: CTL 0 1 0 0 1 0 0 0
[lola][.] FireWire-PT-05-CTLFireability-2024-10: CTL 0 1 0 0 1 0 0 0
[lola][.] FireWire-PT-05-CTLFireability-2024-11: CTL 0 0 1 0 1 0 0 0
[lola][.]
[lola][.]  TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
[lola][.] 42 CTL EXCL 2/298 1/2000 FireWire-PT-05-CTLFireability-2024-11 183854 m, 36770 m/sec, 1784198 t fired, .
[lola][.]
[lola][.] Time elapsed: 15 secs. Pages in use: 7
[lola][.] # running tasks: 1 of 4. Visible: 16
[lola][I]  FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
[lola][.] FireWire-PT-05-CTLFireability-2024-05: CTL false CTL model checker
[lola][.] FireWire-PT-05-CTLFireability-2024-06: AG false findpath
[lola][.] FireWire-PT-05-CTLFireability-2024-12: CTL false CTL model checker
[lola][.] FireWire-PT-05-CTLFireability-2024-13: CTL true CTL model checker
[lola][.] FireWire-PT-05-CTLFireability-2024-14: CTL false CTL model checker
[lola][.] FireWire-PT-05-CTLFireability-2024-15: EF true findpath
[lola][.]
[lola][.]  PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
[lola][.] FireWire-PT-05-CTLFireability-2024-00: CTL 0 1 0 0 1 0 0 0
[lola][.] FireWire-PT-05-CTLFireability-2024-01: LTL/CTL 0 1 0 0 1 0 0 0
[lola][.] FireWire-PT-05-CTLFireability-2024-02: CTL 0 1 0 0 1 0 0 0
[lola][.] FireWire-PT-05-CTLFireability-2024-03: DISJ 0 2 0 0 2 0 0 0
[lola][.] FireWire-PT-05-CTLFireability-2024-04: DISJ 0 2 0 0 2 0 0 0
[lola][.] FireWire-PT-05-CTLFireability-2024-07: CTL 0 1 0 0 1 0 0 0
[lola][.] FireWire-PT-05-CTLFireability-2024-08: CTL 0 1 0 0 1 0 0 0
[lola][.] FireWire-PT-05-CTLFireability-2024-09: CTL 0 1 0 0 1 0 0 0
[lola][.] FireWire-PT-05-CTLFireability-2024-10: CTL 0 1 0 0 1 0 0 0
[lola][.] FireWire-PT-05-CTLFireability-2024-11: CTL 0 0 1 0 1 0 0 0
[lola][.]
[lola][.]  TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
[lola][.] 42 CTL EXCL 7/298 3/2000 FireWire-PT-05-CTLFireability-2024-11 673028 m, 97834 m/sec, 6532460 t fired, .
[lola][.]
[lola][.] Time elapsed: 20 secs. Pages in use: 7
[lola][.] # running tasks: 1 of 4. Visible: 16
[lola][I]  FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
[lola][.] FireWire-PT-05-CTLFireability-2024-05: CTL false CTL model checker
[lola][.] FireWire-PT-05-CTLFireability-2024-06: AG false findpath
[lola][.] FireWire-PT-05-CTLFireability-2024-12: CTL false CTL model checker
[lola][.] FireWire-PT-05-CTLFireability-2024-13: CTL true CTL model checker
[lola][.] FireWire-PT-05-CTLFireability-2024-14: CTL false CTL model checker
[lola][.] FireWire-PT-05-CTLFireability-2024-15: EF true findpath
[lola][.]
[lola][.]  PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
[lola][.] FireWire-PT-05-CTLFireability-2024-00: CTL 0 1 0 0 1 0 0 0
[lola][.] FireWire-PT-05-CTLFireability-2024-01: LTL/CTL 0 1 0 0 1 0 0 0
[lola][.] FireWire-PT-05-CTLFireability-2024-02: CTL 0 1 0 0 1 0 0 0
[lola][.] FireWire-PT-05-CTLFireability-2024-03: DISJ 0 2 0 0 2 0 0 0
[lola][.] FireWire-PT-05-CTLFireability-2024-04: DISJ 0 2 0 0 2 0 0 0
[lola][.] FireWire-PT-05-CTLFireability-2024-07: CTL 0 1 0 0 1 0 0 0
[lola][.] FireWire-PT-05-CTLFireability-2024-08: CTL 0 1 0 0 1 0 0 0
[lola][.] FireWire-PT-05-CTLFireability-2024-09: CTL 0 1 0 0 1 0 0 0
[lola][.] FireWire-PT-05-CTLFireability-2024-10: CTL 0 1 0 0 1 0 0 0
[lola][.] FireWire-PT-05-CTLFireability-2024-11: CTL 0 0 1 0 1 0 0 0
[lola][.]
[lola][.]  TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
[lola][.] 42 CTL EXCL 12/298 5/2000 FireWire-PT-05-CTLFireability-2024-11 1153373 m, 96069 m/sec, 11190969 t fired, .
[lola][.]
[lola][.] Time elapsed: 25 secs. Pages in use: 7
[lola][.] # running tasks: 1 of 4. Visible: 16
[lola][I] FINISHED task # 42 (type EXCL) for FireWire-PT-05-CTLFireability-2024-11
[lola][I] result : false
[lola][I] markings : 1485269
[lola][I] fired transitions : 14876345
[lola][I] time used : 15
[lola][I] memory pages used : 7
[lola][I] LAUNCH task # 39 (type EXCL) for 38 FireWire-PT-05-CTLFireability-2024-10
[lola][I] time limit : 324 sec
[lola][I] memory limit: 2000 pages
[lola][I] FINISHED task # 39 (type EXCL) for FireWire-PT-05-CTLFireability-2024-10
[lola][I] result : true
[lola][I] markings : 492
[lola][I] fired transitions : 2196
[lola][I] time used : 0
[lola][I] memory pages used : 1
[lola][I] LAUNCH task # 33 (type EXCL) for 32 FireWire-PT-05-CTLFireability-2024-08
[lola][I] time limit : 357 sec
[lola][I] memory limit: 2000 pages
[lola][I]  FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
[lola][.] FireWire-PT-05-CTLFireability-2024-05: CTL false CTL model checker
[lola][.] FireWire-PT-05-CTLFireability-2024-06: AG false findpath
[lola][.] FireWire-PT-05-CTLFireability-2024-10: CTL true CTL model checker
[lola][.] FireWire-PT-05-CTLFireability-2024-11: CTL false CTL model checker
[lola][.] FireWire-PT-05-CTLFireability-2024-12: CTL false CTL model checker
[lola][.] FireWire-PT-05-CTLFireability-2024-13: CTL true CTL model checker
[lola][.] FireWire-PT-05-CTLFireability-2024-14: CTL false CTL model checker
[lola][.] FireWire-PT-05-CTLFireability-2024-15: EF true findpath
[lola][.]
[lola][.]  PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
[lola][.] FireWire-PT-05-CTLFireability-2024-00: CTL 0 1 0 0 1 0 0 0
[lola][.] FireWire-PT-05-CTLFireability-2024-01: LTL/CTL 0 1 0 0 1 0 0 0
[lola][.] FireWire-PT-05-CTLFireability-2024-02: CTL 0 1 0 0 1 0 0 0
[lola][.] FireWire-PT-05-CTLFireability-2024-03: DISJ 0 2 0 0 2 0 0 0
[lola][.] FireWire-PT-05-CTLFireability-2024-04: DISJ 0 2 0 0 2 0 0 0
[lola][.] FireWire-PT-05-CTLFireability-2024-07: CTL 0 1 0 0 1 0 0 0
[lola][.] FireWire-PT-05-CTLFireability-2024-08: CTL 0 0 1 0 1 0 0 0
[lola][.] FireWire-PT-05-CTLFireability-2024-09: CTL 0 1 0 0 1 0 0 0
[lola][.]
[lola][.]  TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
[lola][.] 33 CTL EXCL 2/357 2/2000 FireWire-PT-05-CTLFireability-2024-08 371899 m, 74379 m/sec, 2401038 t fired, .
[lola][.]
[lola][.] Time elapsed: 30 secs. Pages in use: 7
[lola][.] # running tasks: 1 of 4. Visible: 16
[lola][I]  FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
[lola][.] FireWire-PT-05-CTLFireability-2024-05: CTL false CTL model checker
[lola][.] FireWire-PT-05-CTLFireability-2024-06: AG false findpath
[lola][.] FireWire-PT-05-CTLFireability-2024-10: CTL true CTL model checker
[lola][.] FireWire-PT-05-CTLFireability-2024-11: CTL false CTL model checker
[lola][.] FireWire-PT-05-CTLFireability-2024-12: CTL false CTL model checker
[lola][.] FireWire-PT-05-CTLFireability-2024-13: CTL true CTL model checker
[lola][.] FireWire-PT-05-CTLFireability-2024-14: CTL false CTL model checker
[lola][.] FireWire-PT-05-CTLFireability-2024-15: EF true findpath
[lola][.]
[lola][.]  PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
[lola][.] FireWire-PT-05-CTLFireability-2024-00: CTL 0 1 0 0 1 0 0 0
[lola][.] FireWire-PT-05-CTLFireability-2024-01: LTL/CTL 0 1 0 0 1 0 0 0
[lola][.] FireWire-PT-05-CTLFireability-2024-02: CTL 0 1 0 0 1 0 0 0
[lola][.] FireWire-PT-05-CTLFireability-2024-03: DISJ 0 2 0 0 2 0 0 0
[lola][.] FireWire-PT-05-CTLFireability-2024-04: DISJ 0 2 0 0 2 0 0 0
[lola][.] FireWire-PT-05-CTLFireability-2024-07: CTL 0 1 0 0 1 0 0 0
[lola][.] FireWire-PT-05-CTLFireability-2024-08: CTL 0 0 1 0 1 0 0 0
[lola][.] FireWire-PT-05-CTLFireability-2024-09: CTL 0 1 0 0 1 0 0 0
[lola][.]
[lola][.]  TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
[lola][.] 33 CTL EXCL 7/357 6/2000 FireWire-PT-05-CTLFireability-2024-08 1329930 m, 191606 m/sec, 8477469 t fired, .
[lola][.]
[lola][.] Time elapsed: 35 secs. Pages in use: 7
[lola][.] # running tasks: 1 of 4. Visible: 16
[lola][I] FINISHED task # 33 (type EXCL) for FireWire-PT-05-CTLFireability-2024-08
[lola][I] result : true
[lola][I] markings : 1509003
[lola][I] fired transitions : 9742520
[lola][I] time used : 8
[lola][I] memory pages used : 7
[lola][I] LAUNCH task # 30 (type EXCL) for 29 FireWire-PT-05-CTLFireability-2024-07
[lola][I] time limit : 396 sec
[lola][I] memory limit: 2000 pages
[lola][I] FINISHED task # 30 (type EXCL) for FireWire-PT-05-CTLFireability-2024-07
[lola][I] result : true
[lola][I] markings : 205
[lola][I] fired transitions : 930
[lola][I] time used : 0
[lola][I] memory pages used : 1
[lola][I] LAUNCH task # 21 (type EXCL) for 16 FireWire-PT-05-CTLFireability-2024-04
[lola][I] time limit : 445 sec
[lola][I] memory limit: 2000 pages
[lola][I] FINISHED task # 21 (type EXCL) for FireWire-PT-05-CTLFireability-2024-04
[lola][I] result : false
[lola][I] time used : 0
[lola][I] memory pages used : 1
[lola][I] LAUNCH task # 19 (type EXCL) for 16 FireWire-PT-05-CTLFireability-2024-04
[lola][I] time limit : 509 sec
[lola][I] memory limit: 2000 pages
[lola][I] FINISHED task # 19 (type EXCL) for FireWire-PT-05-CTLFireability-2024-04
[lola][I] result : false
[lola][I] markings : 65
[lola][I] fired transitions : 117
[lola][I] time used : 0
[lola][I] memory pages used : 1
[lola][I] LAUNCH task # 14 (type EXCL) for 9 FireWire-PT-05-CTLFireability-2024-03
[lola][I] time limit : 594 sec
[lola][I] memory limit: 2000 pages
[lola][I] FINISHED task # 14 (type EXCL) for FireWire-PT-05-CTLFireability-2024-03
[lola][I] result : true
[lola][I] markings : 78
[lola][I] fired transitions : 305
[lola][I] time used : 0
[lola][I] memory pages used : 1
[lola][I] LAUNCH task # 7 (type EXCL) for 6 FireWire-PT-05-CTLFireability-2024-02
[lola][I] time limit : 891 sec
[lola][I] memory limit: 2000 pages
[lola][I]  FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
[lola][.] FireWire-PT-05-CTLFireability-2024-03: DISJ true CTL model checker
[lola][.] FireWire-PT-05-CTLFireability-2024-04: DISJ false DISJ
[lola][.] FireWire-PT-05-CTLFireability-2024-05: CTL false CTL model checker
[lola][.] FireWire-PT-05-CTLFireability-2024-06: AG false findpath
[lola][.] FireWire-PT-05-CTLFireability-2024-07: CTL true CTL model checker
[lola][.] FireWire-PT-05-CTLFireability-2024-08: CTL true CTL model checker
[lola][.] FireWire-PT-05-CTLFireability-2024-10: CTL true CTL model checker
[lola][.] FireWire-PT-05-CTLFireability-2024-11: CTL false CTL model checker
[lola][.] FireWire-PT-05-CTLFireability-2024-12: CTL false CTL model checker
[lola][.] FireWire-PT-05-CTLFireability-2024-13: CTL true CTL model checker
[lola][.] FireWire-PT-05-CTLFireability-2024-14: CTL false CTL model checker
[lola][.] FireWire-PT-05-CTLFireability-2024-15: EF true findpath
[lola][.]
[lola][.]  PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
[lola][.] FireWire-PT-05-CTLFireability-2024-00: CTL 0 1 0 0 1 0 0 0
[lola][.] FireWire-PT-05-CTLFireability-2024-01: LTL/CTL 0 1 0 0 1 0 0 0
[lola][.] FireWire-PT-05-CTLFireability-2024-02: CTL 0 0 1 0 1 0 0 0
[lola][.] FireWire-PT-05-CTLFireability-2024-09: CTL 0 1 0 0 1 0 0 0
[lola][.]
[lola][.]  TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
[lola][.] 7 CTL EXCL 4/891 4/2000 FireWire-PT-05-CTLFireability-2024-02 920689 m, 184137 m/sec, 4731308 t fired, .
[lola][.]
[lola][.] Time elapsed: 40 secs. Pages in use: 7
[lola][.] # running tasks: 1 of 4. Visible: 16
[lola][I] FINISHED task # 7 (type EXCL) for FireWire-PT-05-CTLFireability-2024-02
[lola][I] result : false
[lola][I] markings : 1143991
[lola][I] fired transitions : 5803021
[lola][I] time used : 5
[lola][I] memory pages used : 5
[lola][I] LAUNCH task # 4 (type EXCL) for 3 FireWire-PT-05-CTLFireability-2024-01
[lola][I] time limit : 1186 sec
[lola][I] memory limit: 2000 pages
[lola][I] FINISHED task # 4 (type EXCL) for FireWire-PT-05-CTLFireability-2024-01
[lola][I] result : false
[lola][I] markings : 5
[lola][I] fired transitions : 5
[lola][I] time used : 0
[lola][I] memory pages used : 1
[lola][I] LAUNCH task # 1 (type EXCL) for 0 FireWire-PT-05-CTLFireability-2024-00
[lola][I] time limit : 1779 sec
[lola][I] memory limit: 2000 pages
[lola][I] FINISHED task # 1 (type EXCL) for FireWire-PT-05-CTLFireability-2024-00
[lola][I] result : true
[lola][I] markings : 506
[lola][I] fired transitions : 3944
[lola][I] time used : 0
[lola][I] memory pages used : 1
[lola][I] LAUNCH task # 36 (type EXCL) for 35 FireWire-PT-05-CTLFireability-2024-09
[lola][I] time limit : 3559 sec
[lola][I] memory limit: 2000 pages
[lola][I] FINISHED task # 36 (type EXCL) for FireWire-PT-05-CTLFireability-2024-09
[lola][I] result : true
[lola][I] markings : 77
[lola][I] fired transitions : 306
[lola][I] time used : 0
[lola][I] memory pages used : 1
[lola][I] Portfolio finished: no open formulas

Sequence of Actions to be Executed by the VM

This is useful if one wants to reexecute the tool in the VM from the submitted image disk.

set -x
# this is for BenchKit: configuration of major elements for the test
export BK_INPUT="FireWire-PT-05"
export BK_EXAMINATION="CTLFireability"
export BK_TOOL="lola"
export BK_RESULT_DIR="/tmp/BK_RESULTS/OUTPUTS"
export BK_TIME_CONFINEMENT="3600"
export BK_MEMORY_CONFINEMENT="16384"
export BK_BIN_PATH="/home/mcc/BenchKit/bin/"

# this is specific to your benchmark or test

export BIN_DIR="$HOME/BenchKit/bin"

# remove the execution directoty if it exists (to avoid increse of .vmdk images)
if [ -d execution ] ; then
rm -rf execution
fi

# this is for BenchKit: explicit launching of the test
echo "====================================================================="
echo " Generated by BenchKit 2-5568"
echo " Executing tool lola"
echo " Input is FireWire-PT-05, examination is CTLFireability"
echo " Time confinement is $BK_TIME_CONFINEMENT seconds"
echo " Memory confinement is 16384 MBytes"
echo " Number of cores is 4"
echo " Run identifier is r551-tall-171734899600202"
echo "====================================================================="
echo
echo "--------------------"
echo "preparation of the directory to be used:"

tar xzf /home/mcc/BenchKit/INPUTS/FireWire-PT-05.tgz
mv FireWire-PT-05 execution
cd execution
if [ "CTLFireability" = "ReachabilityDeadlock" ] || [ "CTLFireability" = "UpperBounds" ] || [ "CTLFireability" = "QuasiLiveness" ] || [ "CTLFireability" = "StableMarking" ] || [ "CTLFireability" = "Liveness" ] || [ "CTLFireability" = "OneSafe" ] || [ "CTLFireability" = "StateSpace" ]; then
rm -f GenericPropertiesVerdict.xml
fi
pwd
ls -lh

echo
echo "--------------------"
echo "content from stdout:"
echo
echo "=== Data for post analysis generated by BenchKit (invocation template)"
echo
if [ "CTLFireability" = "UpperBounds" ] ; then
echo "The expected result is a vector of positive values"
echo NUM_VECTOR
elif [ "CTLFireability" != "StateSpace" ] ; then
echo "The expected result is a vector of booleans"
echo BOOL_VECTOR
else
echo "no data necessary for post analysis"
fi
echo
if [ -f "CTLFireability.txt" ] ; then
echo "here is the order used to build the result vector(from text file)"
for x in $(grep Property CTLFireability.txt | cut -d ' ' -f 2 | sort -u) ; do
echo "FORMULA_NAME $x"
done
elif [ -f "CTLFireability.xml" ] ; then # for cunf (txt files deleted;-)
echo echo "here is the order used to build the result vector(from xml file)"
for x in $(grep '' CTLFireability.xml | cut -d '>' -f 2 | cut -d '<' -f 1 | sort -u) ; do
echo "FORMULA_NAME $x"
done
elif [ "CTLFireability" = "ReachabilityDeadlock" ] || [ "CTLFireability" = "QuasiLiveness" ] || [ "CTLFireability" = "StableMarking" ] || [ "CTLFireability" = "Liveness" ] || [ "CTLFireability" = "OneSafe" ] ; then
echo "FORMULA_NAME CTLFireability"
fi
echo
echo "=== Now, execution of the tool begins"
echo
echo -n "BK_START "
date -u +%s%3N
echo
timeout -s 9 $BK_TIME_CONFINEMENT bash -c "/home/mcc/BenchKit/BenchKit_head.sh 2> STDERR ; echo ; echo -n \"BK_STOP \" ; date -u +%s%3N"
if [ $? -eq 137 ] ; then
echo
echo "BK_TIME_CONFINEMENT_REACHED"
fi
echo
echo "--------------------"
echo "content from stderr:"
echo
cat STDERR ;