fond
Model Checking Contest 2024
14th edition, Geneva, Switzerland, June 25, 2024
Execution of r532-smll-171683811000210
Last Updated
July 7, 2024

About the Execution of LTSMin+red for SmallOperatingSystem-PT-MT0064DC0016

Execution Summary
Max Memory
Used (MB)
Time wait (ms) CPU Usage (ms) I/O Wait (ms) Computed Result Execution
Status
230.976 5169.00 11066.00 137.60 ????????T?F??F?? normal

Execution Chart

We display below the execution chart for this examination (boot time has been removed).

Trace from the execution

Formatting '/data/fkordon/mcc2024-input.r532-smll-171683811000210.qcow2', fmt=qcow2 size=4294967296 backing_file=/data/fkordon/mcc2024-input.qcow2 backing_fmt=qcow2 cluster_size=65536 lazy_refcounts=off refcount_bits=16
Waiting for the VM to be ready (probing ssh)
...........................................................................................................................................................................................................................................................................................................
=====================================================================
Generated by BenchKit 2-5568
Executing tool ltsminxred
Input is SmallOperatingSystem-PT-MT0064DC0016, examination is CTLFireability
Time confinement is 3600 seconds
Memory confinement is 16384 MBytes
Number of cores is 4
Run identifier is r532-smll-171683811000210
=====================================================================

--------------------
preparation of the directory to be used:
/home/mcc/execution
total 508K
-rw-r--r-- 1 mcc users 8.0K May 14 13:22 CTLCardinality.txt
-rw-r--r-- 1 mcc users 70K May 14 13:22 CTLCardinality.xml
-rw-r--r-- 1 mcc users 5.1K May 14 13:22 CTLFireability.txt
-rw-r--r-- 1 mcc users 37K May 14 13:22 CTLFireability.xml
-rw-r--r-- 1 mcc users 4.2K May 18 16:43 GenericPropertiesDefinition.xml
-rw-r--r-- 1 mcc users 6.7K May 18 16:43 GenericPropertiesVerdict.xml
-rw-r--r-- 1 mcc users 4.7K Apr 23 07:57 LTLCardinality.txt
-rw-r--r-- 1 mcc users 26K Apr 23 07:57 LTLCardinality.xml
-rw-r--r-- 1 mcc users 2.9K Apr 23 07:57 LTLFireability.txt
-rw-r--r-- 1 mcc users 20K Apr 23 07:57 LTLFireability.xml
-rw-r--r-- 1 mcc users 14K Apr 12 14:15 ReachabilityCardinality.txt
-rw-r--r-- 1 mcc users 122K Apr 12 14:15 ReachabilityCardinality.xml
-rw-r--r-- 1 mcc users 14K Apr 12 14:15 ReachabilityFireability.txt
-rw-r--r-- 1 mcc users 109K Apr 12 14:15 ReachabilityFireability.xml
-rw-r--r-- 1 mcc users 2.1K Apr 23 07:57 UpperBounds.txt
-rw-r--r-- 1 mcc users 4.1K Apr 23 07:57 UpperBounds.xml
-rw-r--r-- 1 mcc users 6 May 18 16:43 equiv_col
-rw-r--r-- 1 mcc users 13 May 18 16:43 instance
-rw-r--r-- 1 mcc users 6 May 18 16:43 iscolored
-rw-r--r-- 1 mcc users 8.2K May 18 16:43 model.pnml

--------------------
content from stdout:

=== Data for post analysis generated by BenchKit (invocation template)

The expected result is a vector of booleans
BOOL_VECTOR

here is the order used to build the result vector(from text file)
FORMULA_NAME SmallOperatingSystem-PT-MT0064DC0016-CTLFireability-2024-00
FORMULA_NAME SmallOperatingSystem-PT-MT0064DC0016-CTLFireability-2024-01
FORMULA_NAME SmallOperatingSystem-PT-MT0064DC0016-CTLFireability-2024-02
FORMULA_NAME SmallOperatingSystem-PT-MT0064DC0016-CTLFireability-2024-03
FORMULA_NAME SmallOperatingSystem-PT-MT0064DC0016-CTLFireability-2024-04
FORMULA_NAME SmallOperatingSystem-PT-MT0064DC0016-CTLFireability-2024-05
FORMULA_NAME SmallOperatingSystem-PT-MT0064DC0016-CTLFireability-2024-06
FORMULA_NAME SmallOperatingSystem-PT-MT0064DC0016-CTLFireability-2024-07
FORMULA_NAME SmallOperatingSystem-PT-MT0064DC0016-CTLFireability-2024-08
FORMULA_NAME SmallOperatingSystem-PT-MT0064DC0016-CTLFireability-2024-09
FORMULA_NAME SmallOperatingSystem-PT-MT0064DC0016-CTLFireability-2024-10
FORMULA_NAME SmallOperatingSystem-PT-MT0064DC0016-CTLFireability-2024-11
FORMULA_NAME SmallOperatingSystem-PT-MT0064DC0016-CTLFireability-2023-12
FORMULA_NAME SmallOperatingSystem-PT-MT0064DC0016-CTLFireability-2023-13
FORMULA_NAME SmallOperatingSystem-PT-MT0064DC0016-CTLFireability-2023-14
FORMULA_NAME SmallOperatingSystem-PT-MT0064DC0016-CTLFireability-2023-15

=== Now, execution of the tool begins

BK_START 1717254548123

Invoking MCC driver with
BK_TOOL=ltsminxred
BK_EXAMINATION=CTLFireability
BK_BIN_PATH=/home/mcc/BenchKit/bin/
BK_TIME_CONFINEMENT=3600
BK_INPUT=SmallOperatingSystem-PT-MT0064DC0016
BK_MEMORY_CONFINEMENT=16384
Applying reductions before tool ltsmin
Invoking reducer
Running Version 202405141337
[2024-06-01 15:09:10] [INFO ] Running its-tools with arguments : [-pnfolder, /home/mcc/execution, -examination, CTLFireability, -timeout, 360, -rebuildPNML]
[2024-06-01 15:09:10] [INFO ] Parsing pnml file : /home/mcc/execution/model.pnml
[2024-06-01 15:09:10] [INFO ] Load time of PNML (sax parser for PT used): 49 ms
[2024-06-01 15:09:10] [INFO ] Transformed 9 places.
[2024-06-01 15:09:10] [INFO ] Transformed 8 transitions.
[2024-06-01 15:09:10] [INFO ] Parsed PT model containing 9 places and 8 transitions and 27 arcs in 225 ms.
Parsed 16 properties from file /home/mcc/execution/CTLFireability.xml in 26 ms.
Initial state reduction rules removed 2 formulas.
FORMULA SmallOperatingSystem-PT-MT0064DC0016-CTLFireability-2024-10 FALSE TECHNIQUES TOPOLOGICAL INITIAL_STATE
FORMULA SmallOperatingSystem-PT-MT0064DC0016-CTLFireability-2023-13 FALSE TECHNIQUES TOPOLOGICAL INITIAL_STATE
Support contains 9 out of 9 places. Attempting structural reductions.
Starting structural reductions in LTL mode, iteration 0 : 9/9 places, 8/8 transitions.
Applied a total of 0 rules in 15 ms. Remains 9 /9 variables (removed 0) and now considering 8/8 (removed 0) transitions.
// Phase 1: matrix 8 rows 9 cols
[2024-06-01 15:09:10] [INFO ] Computed 4 invariants in 8 ms
[2024-06-01 15:09:10] [INFO ] Implicit Places using invariants in 187 ms returned []
[2024-06-01 15:09:10] [INFO ] Invariant cache hit.
[2024-06-01 15:09:10] [INFO ] Implicit Places using invariants and state equation in 57 ms returned []
Implicit Place search using SMT with State Equation took 308 ms to find 0 implicit places.
Running 7 sub problems to find dead transitions.
[2024-06-01 15:09:10] [INFO ] Invariant cache hit.
At refinement iteration 0 (INCLUDED_ONLY) 0/8 variables, 3/3 constraints. Problems are: Problem set: 0 solved, 7 unsolved
At refinement iteration 1 (INCLUDED_ONLY) 0/8 variables, 0/3 constraints. Problems are: Problem set: 0 solved, 7 unsolved
At refinement iteration 2 (OVERLAPS) 1/9 variables, 1/4 constraints. Problems are: Problem set: 0 solved, 7 unsolved
At refinement iteration 3 (INCLUDED_ONLY) 0/9 variables, 0/4 constraints. Problems are: Problem set: 0 solved, 7 unsolved
At refinement iteration 4 (OVERLAPS) 8/17 variables, 9/13 constraints. Problems are: Problem set: 0 solved, 7 unsolved
At refinement iteration 5 (INCLUDED_ONLY) 0/17 variables, 0/13 constraints. Problems are: Problem set: 0 solved, 7 unsolved
At refinement iteration 6 (OVERLAPS) 0/17 variables, 0/13 constraints. Problems are: Problem set: 0 solved, 7 unsolved
No progress, stopping.
After SMT solving in domain Real declared 17/17 variables, and 13 constraints, problems are : Problem set: 0 solved, 7 unsolved in 215 ms.
Refiners :[Positive P Invariants (semi-flows): 4/4 constraints, State Equation: 9/9 constraints, PredecessorRefiner: 7/7 constraints, Known Traps: 0/0 constraints]
Escalating to Integer solving :Problem set: 0 solved, 7 unsolved
At refinement iteration 0 (INCLUDED_ONLY) 0/8 variables, 3/3 constraints. Problems are: Problem set: 0 solved, 7 unsolved
At refinement iteration 1 (INCLUDED_ONLY) 0/8 variables, 0/3 constraints. Problems are: Problem set: 0 solved, 7 unsolved
At refinement iteration 2 (OVERLAPS) 1/9 variables, 1/4 constraints. Problems are: Problem set: 0 solved, 7 unsolved
At refinement iteration 3 (INCLUDED_ONLY) 0/9 variables, 0/4 constraints. Problems are: Problem set: 0 solved, 7 unsolved
At refinement iteration 4 (OVERLAPS) 8/17 variables, 9/13 constraints. Problems are: Problem set: 0 solved, 7 unsolved
At refinement iteration 5 (INCLUDED_ONLY) 0/17 variables, 7/20 constraints. Problems are: Problem set: 0 solved, 7 unsolved
At refinement iteration 6 (INCLUDED_ONLY) 0/17 variables, 0/20 constraints. Problems are: Problem set: 0 solved, 7 unsolved
At refinement iteration 7 (OVERLAPS) 0/17 variables, 0/20 constraints. Problems are: Problem set: 0 solved, 7 unsolved
No progress, stopping.
After SMT solving in domain Int declared 17/17 variables, and 20 constraints, problems are : Problem set: 0 solved, 7 unsolved in 141 ms.
Refiners :[Positive P Invariants (semi-flows): 4/4 constraints, State Equation: 9/9 constraints, PredecessorRefiner: 7/7 constraints, Known Traps: 0/0 constraints]
After SMT, in 403ms problems are : Problem set: 0 solved, 7 unsolved
Search for dead transitions found 0 dead transitions in 422ms
Finished structural reductions in LTL mode , in 1 iterations and 777 ms. Remains : 9/9 places, 8/8 transitions.
Support contains 9 out of 9 places after structural reductions.
[2024-06-01 15:09:11] [INFO ] Flatten gal took : 23 ms
[2024-06-01 15:09:11] [INFO ] Flatten gal took : 8 ms
[2024-06-01 15:09:11] [INFO ] Input system was already deterministic with 8 transitions.
Reduction of identical properties reduced properties to check from 21 to 19
RANDOM walk for 40067 steps (8 resets) in 715 ms. (55 steps per ms) remains 2/19 properties
BEST_FIRST walk for 40002 steps (8 resets) in 622 ms. (64 steps per ms) remains 2/2 properties
BEST_FIRST walk for 40003 steps (8 resets) in 350 ms. (113 steps per ms) remains 2/2 properties
[2024-06-01 15:09:12] [INFO ] Invariant cache hit.
Problem AtomicPropp20 is UNSAT
Problem AtomicPropp15 is UNSAT
After SMT solving in domain Real declared 6/17 variables, and 1 constraints, problems are : Problem set: 2 solved, 0 unsolved in 32 ms.
Refiners :[Positive P Invariants (semi-flows): 1/4 constraints, State Equation: 0/9 constraints, PredecessorRefiner: 2/2 constraints, Known Traps: 0/0 constraints]
After SMT, in 41ms problems are : Problem set: 2 solved, 0 unsolved
Skipping Parikh replay, no witness traces provided.
Successfully simplified 2 atomic propositions for a total of 14 simplifications.
FORMULA SmallOperatingSystem-PT-MT0064DC0016-CTLFireability-2024-08 TRUE TECHNIQUES TOPOLOGICAL INITIAL_STATE
[2024-06-01 15:09:12] [INFO ] Flatten gal took : 5 ms
[2024-06-01 15:09:12] [INFO ] Flatten gal took : 5 ms
[2024-06-01 15:09:12] [INFO ] Input system was already deterministic with 8 transitions.
Computed a total of 0 stabilizing places and 0 stable transitions
Starting structural reductions in LTL mode, iteration 0 : 9/9 places, 8/8 transitions.
Ensure Unique test removed 1 places
Iterating post reduction 0 with 1 rules applied. Total rules applied 1 place count 8 transition count 8
Discarding 1 places :
Symmetric choice reduction at 1 with 1 rule applications. Total rules 2 place count 7 transition count 7
Iterating global reduction 1 with 1 rules applied. Total rules applied 3 place count 7 transition count 7
Applied a total of 3 rules in 19 ms. Remains 7 /9 variables (removed 2) and now considering 7/8 (removed 1) transitions.
Finished structural reductions in LTL mode , in 1 iterations and 19 ms. Remains : 7/9 places, 7/8 transitions.
[2024-06-01 15:09:12] [INFO ] Flatten gal took : 3 ms
[2024-06-01 15:09:12] [INFO ] Flatten gal took : 3 ms
[2024-06-01 15:09:12] [INFO ] Input system was already deterministic with 7 transitions.
Starting structural reductions in SI_CTL mode, iteration 0 : 9/9 places, 8/8 transitions.
Ensure Unique test removed 1 places
Drop transitions (Trivial Post-Agglo cleanup.) removed 1 transitions
Trivial Post-agglo rules discarded 1 transitions
Performed 1 trivial Post agglomeration. Transition count delta: 1
Iterating post reduction 0 with 1 rules applied. Total rules applied 1 place count 8 transition count 7
Reduce places removed 1 places and 0 transitions.
Iterating post reduction 1 with 1 rules applied. Total rules applied 2 place count 7 transition count 7
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 2 places and 0 transitions.
Iterating global reduction 2 with 3 rules applied. Total rules applied 5 place count 5 transition count 6
Applied a total of 5 rules in 21 ms. Remains 5 /9 variables (removed 4) and now considering 6/8 (removed 2) transitions.
Finished structural reductions in SI_CTL mode , in 1 iterations and 21 ms. Remains : 5/9 places, 6/8 transitions.
[2024-06-01 15:09:12] [INFO ] Flatten gal took : 2 ms
[2024-06-01 15:09:12] [INFO ] Flatten gal took : 1 ms
[2024-06-01 15:09:12] [INFO ] Input system was already deterministic with 6 transitions.
Starting structural reductions in LTL mode, iteration 0 : 9/9 places, 8/8 transitions.
Applied a total of 0 rules in 0 ms. Remains 9 /9 variables (removed 0) and now considering 8/8 (removed 0) transitions.
Finished structural reductions in LTL mode , in 1 iterations and 1 ms. Remains : 9/9 places, 8/8 transitions.
[2024-06-01 15:09:12] [INFO ] Flatten gal took : 2 ms
[2024-06-01 15:09:12] [INFO ] Flatten gal took : 3 ms
[2024-06-01 15:09:12] [INFO ] Input system was already deterministic with 8 transitions.
Starting structural reductions in SI_CTL mode, iteration 0 : 9/9 places, 8/8 transitions.
Applied a total of 0 rules in 1 ms. Remains 9 /9 variables (removed 0) and now considering 8/8 (removed 0) transitions.
Finished structural reductions in SI_CTL mode , in 1 iterations and 1 ms. Remains : 9/9 places, 8/8 transitions.
[2024-06-01 15:09:12] [INFO ] Flatten gal took : 2 ms
[2024-06-01 15:09:12] [INFO ] Flatten gal took : 2 ms
[2024-06-01 15:09:12] [INFO ] Input system was already deterministic with 8 transitions.
Starting structural reductions in LTL mode, iteration 0 : 9/9 places, 8/8 transitions.
Ensure Unique test removed 1 places
Iterating post reduction 0 with 1 rules applied. Total rules applied 1 place count 8 transition count 8
Discarding 1 places :
Symmetric choice reduction at 1 with 1 rule applications. Total rules 2 place count 7 transition count 7
Iterating global reduction 1 with 1 rules applied. Total rules applied 3 place count 7 transition count 7
Applied a total of 3 rules in 1 ms. Remains 7 /9 variables (removed 2) and now considering 7/8 (removed 1) transitions.
Finished structural reductions in LTL mode , in 1 iterations and 1 ms. Remains : 7/9 places, 7/8 transitions.
[2024-06-01 15:09:12] [INFO ] Flatten gal took : 1 ms
[2024-06-01 15:09:12] [INFO ] Flatten gal took : 1 ms
[2024-06-01 15:09:12] [INFO ] Input system was already deterministic with 7 transitions.
Starting structural reductions in LTL mode, iteration 0 : 9/9 places, 8/8 transitions.
Ensure Unique test removed 1 places
Iterating post reduction 0 with 1 rules applied. Total rules applied 1 place count 8 transition count 8
Discarding 1 places :
Symmetric choice reduction at 1 with 1 rule applications. Total rules 2 place count 7 transition count 7
Iterating global reduction 1 with 1 rules applied. Total rules applied 3 place count 7 transition count 7
Applied a total of 3 rules in 1 ms. Remains 7 /9 variables (removed 2) and now considering 7/8 (removed 1) transitions.
Finished structural reductions in LTL mode , in 1 iterations and 2 ms. Remains : 7/9 places, 7/8 transitions.
[2024-06-01 15:09:12] [INFO ] Flatten gal took : 2 ms
[2024-06-01 15:09:12] [INFO ] Flatten gal took : 2 ms
[2024-06-01 15:09:12] [INFO ] Input system was already deterministic with 7 transitions.
Starting structural reductions in SI_CTL mode, iteration 0 : 9/9 places, 8/8 transitions.
Applied a total of 0 rules in 1 ms. Remains 9 /9 variables (removed 0) and now considering 8/8 (removed 0) transitions.
Finished structural reductions in SI_CTL mode , in 1 iterations and 1 ms. Remains : 9/9 places, 8/8 transitions.
[2024-06-01 15:09:12] [INFO ] Flatten gal took : 2 ms
[2024-06-01 15:09:12] [INFO ] Flatten gal took : 2 ms
[2024-06-01 15:09:12] [INFO ] Input system was already deterministic with 8 transitions.
Starting structural reductions in LTL mode, iteration 0 : 9/9 places, 8/8 transitions.
Applied a total of 0 rules in 0 ms. Remains 9 /9 variables (removed 0) and now considering 8/8 (removed 0) transitions.
Finished structural reductions in LTL mode , in 1 iterations and 1 ms. Remains : 9/9 places, 8/8 transitions.
[2024-06-01 15:09:12] [INFO ] Flatten gal took : 2 ms
[2024-06-01 15:09:12] [INFO ] Flatten gal took : 2 ms
[2024-06-01 15:09:12] [INFO ] Input system was already deterministic with 8 transitions.
Starting structural reductions in LTL mode, iteration 0 : 9/9 places, 8/8 transitions.
Applied a total of 0 rules in 0 ms. Remains 9 /9 variables (removed 0) and now considering 8/8 (removed 0) transitions.
Finished structural reductions in LTL mode , in 1 iterations and 0 ms. Remains : 9/9 places, 8/8 transitions.
[2024-06-01 15:09:12] [INFO ] Flatten gal took : 2 ms
[2024-06-01 15:09:12] [INFO ] Flatten gal took : 2 ms
[2024-06-01 15:09:12] [INFO ] Input system was already deterministic with 8 transitions.
Starting structural reductions in LTL mode, iteration 0 : 9/9 places, 8/8 transitions.
Applied a total of 0 rules in 1 ms. Remains 9 /9 variables (removed 0) and now considering 8/8 (removed 0) transitions.
Finished structural reductions in LTL mode , in 1 iterations and 1 ms. Remains : 9/9 places, 8/8 transitions.
[2024-06-01 15:09:12] [INFO ] Flatten gal took : 2 ms
[2024-06-01 15:09:12] [INFO ] Flatten gal took : 3 ms
[2024-06-01 15:09:12] [INFO ] Input system was already deterministic with 8 transitions.
Starting structural reductions in LTL mode, iteration 0 : 9/9 places, 8/8 transitions.
Applied a total of 0 rules in 1 ms. Remains 9 /9 variables (removed 0) and now considering 8/8 (removed 0) transitions.
Finished structural reductions in LTL mode , in 1 iterations and 1 ms. Remains : 9/9 places, 8/8 transitions.
[2024-06-01 15:09:12] [INFO ] Flatten gal took : 2 ms
[2024-06-01 15:09:12] [INFO ] Flatten gal took : 2 ms
[2024-06-01 15:09:12] [INFO ] Input system was already deterministic with 8 transitions.
Starting structural reductions in LTL mode, iteration 0 : 9/9 places, 8/8 transitions.
Applied a total of 0 rules in 0 ms. Remains 9 /9 variables (removed 0) and now considering 8/8 (removed 0) transitions.
Finished structural reductions in LTL mode , in 1 iterations and 0 ms. Remains : 9/9 places, 8/8 transitions.
[2024-06-01 15:09:12] [INFO ] Flatten gal took : 2 ms
[2024-06-01 15:09:12] [INFO ] Flatten gal took : 2 ms
[2024-06-01 15:09:12] [INFO ] Input system was already deterministic with 8 transitions.
Starting structural reductions in LTL mode, iteration 0 : 9/9 places, 8/8 transitions.
Applied a total of 0 rules in 0 ms. Remains 9 /9 variables (removed 0) and now considering 8/8 (removed 0) transitions.
Finished structural reductions in LTL mode , in 1 iterations and 0 ms. Remains : 9/9 places, 8/8 transitions.
[2024-06-01 15:09:12] [INFO ] Flatten gal took : 2 ms
[2024-06-01 15:09:12] [INFO ] Flatten gal took : 1 ms
[2024-06-01 15:09:12] [INFO ] Input system was already deterministic with 8 transitions.
[2024-06-01 15:09:12] [INFO ] Flatten gal took : 3 ms
[2024-06-01 15:09:12] [INFO ] Flatten gal took : 3 ms
[2024-06-01 15:09:12] [INFO ] Export to MCC of 13 properties in file /home/mcc/execution/CTLFireability.sr.xml took 5 ms.
[2024-06-01 15:09:12] [INFO ] Export to PNML in file /home/mcc/execution/model.sr.pnml of net with 9 places, 8 transitions and 27 arcs took 7 ms.
Total runtime 2540 ms.
There are residual formulas that ITS could not solve within timeout
Usage: pnml2lts-sym [-gvqh] [--order=]
[--mu-opt] [--saturation=]
[--sat-granularity=] [--save-sat-levels]
[--guidance=] [-d|--deadlock]
[--action=] [-i|--invariant=STRING] [-n|--no-exit]
[--trace=] [--type=]
[--mu=.mu] [--ctl-star=.ctl]
[--ctl=.ctl] [--ltl=.ltl] [--dot=STRING]
[--save-levels=STRING] [--pg-solve] [--attr=]
[--saturating-attractor] [--write-strategy=.spg]
[--check-strategy] [--interactive-play] [--player]
[--pg-write=.spg] [--no-matrix] [--noack=<1|2>]
[--edge-label=] [--labels] [-m|--matrix]
[--mucalc=.mcf|] [-c|--cache]
[--allow-undefined-edges] [--allow-undefined-values]
[-p|--por= (default: heur)]
[--weak=[valmari] (default: uses stronger left-commutativity)]
[--leap] [-r|--regroup=<(T,)+>] [--sloan-w1=] [--sloan-w2=]
[--cw-max-cols=] [--cw-max-rows=] [--col-ins=<(C.C',)+>]
[--mh-timeout=] [--row-perm=<(R,)+>] [--col-perm=<(C,)+>]
[--graph-metrics] [--regroup-exit] [--regroup-time]
[-g|--pins-guards] [--vset=] [--ldd32-step=]
[--ldd32-cache=] [--ldd-step=] [--ldd-cache=]
[--cache-ratio=] [--max-increase=]
[--min-free-nodes=] [--fdd-bits=]
[--fdd-reorder=]
[--vset-cache-diff=] [--no-soundness-check] [--precise]
[--next-union] [--peak-nodes] [--maxsum=]
[--block-size=] [--cluster-size=] [-v] [-q]
[--debug=] [--stats] [--where] [--when]
[--timeout=INT] [--version] [-h|--help] [--usage]
[OPTIONS] []
Could not compute solution for formula : SmallOperatingSystem-PT-MT0064DC0016-CTLFireability-2024-00
Could not compute solution for formula : SmallOperatingSystem-PT-MT0064DC0016-CTLFireability-2024-01
Could not compute solution for formula : SmallOperatingSystem-PT-MT0064DC0016-CTLFireability-2024-02
Could not compute solution for formula : SmallOperatingSystem-PT-MT0064DC0016-CTLFireability-2024-03
Could not compute solution for formula : SmallOperatingSystem-PT-MT0064DC0016-CTLFireability-2024-04
Could not compute solution for formula : SmallOperatingSystem-PT-MT0064DC0016-CTLFireability-2024-05
Could not compute solution for formula : SmallOperatingSystem-PT-MT0064DC0016-CTLFireability-2024-06
Could not compute solution for formula : SmallOperatingSystem-PT-MT0064DC0016-CTLFireability-2024-07
Could not compute solution for formula : SmallOperatingSystem-PT-MT0064DC0016-CTLFireability-2024-09
Could not compute solution for formula : SmallOperatingSystem-PT-MT0064DC0016-CTLFireability-2024-11
Could not compute solution for formula : SmallOperatingSystem-PT-MT0064DC0016-CTLFireability-2023-12
Could not compute solution for formula : SmallOperatingSystem-PT-MT0064DC0016-CTLFireability-2023-14
Could not compute solution for formula : SmallOperatingSystem-PT-MT0064DC0016-CTLFireability-2023-15

BK_STOP 1717254553292

--------------------
content from stderr:

+ ulimit -s 65536
+ [[ -z '' ]]
+ export LTSMIN_MEM_SIZE=8589934592
+ LTSMIN_MEM_SIZE=8589934592
+ export PYTHONPATH=/home/mcc/BenchKit/itstools/pylibs
+ PYTHONPATH=/home/mcc/BenchKit/itstools/pylibs
+ export LD_LIBRARY_PATH=/home/mcc/BenchKit/itstools/pylibs:
+ LD_LIBRARY_PATH=/home/mcc/BenchKit/itstools/pylibs:
++ sed s/.jar//
++ perl -pe 's/.*\.//g'
++ ls /home/mcc/BenchKit/bin//../reducer/bin//../../itstools//itstools/plugins/fr.lip6.move.gal.application.pnmcc_1.0.0.202405141337.jar
+ VERSION=202405141337
+ echo 'Running Version 202405141337'
+ /home/mcc/BenchKit/bin//../reducer/bin//../../itstools//itstools/its-tools -pnfolder /home/mcc/execution -examination CTLFireability -timeout 360 -rebuildPNML
mcc2024
ctl formula name SmallOperatingSystem-PT-MT0064DC0016-CTLFireability-2024-00
ctl formula formula --ctl=/tmp/509/ctl_0_
ctl formula name SmallOperatingSystem-PT-MT0064DC0016-CTLFireability-2024-01
ctl formula formula --ctl=/tmp/509/ctl_1_
ctl formula name SmallOperatingSystem-PT-MT0064DC0016-CTLFireability-2024-02
ctl formula formula --ctl=/tmp/509/ctl_2_
ctl formula name SmallOperatingSystem-PT-MT0064DC0016-CTLFireability-2024-03
ctl formula formula --ctl=/tmp/509/ctl_3_
ctl formula name SmallOperatingSystem-PT-MT0064DC0016-CTLFireability-2024-04
ctl formula formula --ctl=/tmp/509/ctl_4_
ctl formula name SmallOperatingSystem-PT-MT0064DC0016-CTLFireability-2024-05
ctl formula formula --ctl=/tmp/509/ctl_5_
ctl formula name SmallOperatingSystem-PT-MT0064DC0016-CTLFireability-2024-06
ctl formula formula --ctl=/tmp/509/ctl_6_
ctl formula name SmallOperatingSystem-PT-MT0064DC0016-CTLFireability-2024-07
ctl formula formula --ctl=/tmp/509/ctl_7_
ctl formula name SmallOperatingSystem-PT-MT0064DC0016-CTLFireability-2024-09
ctl formula formula --ctl=/tmp/509/ctl_8_
ctl formula name SmallOperatingSystem-PT-MT0064DC0016-CTLFireability-2024-11
ctl formula formula --ctl=/tmp/509/ctl_9_
ctl formula name SmallOperatingSystem-PT-MT0064DC0016-CTLFireability-2023-12
ctl formula formula --ctl=/tmp/509/ctl_10_
ctl formula name SmallOperatingSystem-PT-MT0064DC0016-CTLFireability-2023-14
ctl formula formula --ctl=/tmp/509/ctl_11_
ctl formula name SmallOperatingSystem-PT-MT0064DC0016-CTLFireability-2023-15
ctl formula formula --ctl=/tmp/509/ctl_12_
pnml2lts-sym, ** error **: unknown vector set implementation lddmc

Sequence of Actions to be Executed by the VM

This is useful if one wants to reexecute the tool in the VM from the submitted image disk.

set -x
# this is for BenchKit: configuration of major elements for the test
export BK_INPUT="SmallOperatingSystem-PT-MT0064DC0016"
export BK_EXAMINATION="CTLFireability"
export BK_TOOL="ltsminxred"
export BK_RESULT_DIR="/tmp/BK_RESULTS/OUTPUTS"
export BK_TIME_CONFINEMENT="3600"
export BK_MEMORY_CONFINEMENT="16384"
export BK_BIN_PATH="/home/mcc/BenchKit/bin/"

# this is specific to your benchmark or test

export BIN_DIR="$HOME/BenchKit/bin"

# remove the execution directoty if it exists (to avoid increse of .vmdk images)
if [ -d execution ] ; then
rm -rf execution
fi

# this is for BenchKit: explicit launching of the test
echo "====================================================================="
echo " Generated by BenchKit 2-5568"
echo " Executing tool ltsminxred"
echo " Input is SmallOperatingSystem-PT-MT0064DC0016, examination is CTLFireability"
echo " Time confinement is $BK_TIME_CONFINEMENT seconds"
echo " Memory confinement is 16384 MBytes"
echo " Number of cores is 4"
echo " Run identifier is r532-smll-171683811000210"
echo "====================================================================="
echo
echo "--------------------"
echo "preparation of the directory to be used:"

tar xzf /home/mcc/BenchKit/INPUTS/SmallOperatingSystem-PT-MT0064DC0016.tgz
mv SmallOperatingSystem-PT-MT0064DC0016 execution
cd execution
if [ "CTLFireability" = "ReachabilityDeadlock" ] || [ "CTLFireability" = "UpperBounds" ] || [ "CTLFireability" = "QuasiLiveness" ] || [ "CTLFireability" = "StableMarking" ] || [ "CTLFireability" = "Liveness" ] || [ "CTLFireability" = "OneSafe" ] || [ "CTLFireability" = "StateSpace" ]; then
rm -f GenericPropertiesVerdict.xml
fi
pwd
ls -lh

echo
echo "--------------------"
echo "content from stdout:"
echo
echo "=== Data for post analysis generated by BenchKit (invocation template)"
echo
if [ "CTLFireability" = "UpperBounds" ] ; then
echo "The expected result is a vector of positive values"
echo NUM_VECTOR
elif [ "CTLFireability" != "StateSpace" ] ; then
echo "The expected result is a vector of booleans"
echo BOOL_VECTOR
else
echo "no data necessary for post analysis"
fi
echo
if [ -f "CTLFireability.txt" ] ; then
echo "here is the order used to build the result vector(from text file)"
for x in $(grep Property CTLFireability.txt | cut -d ' ' -f 2 | sort -u) ; do
echo "FORMULA_NAME $x"
done
elif [ -f "CTLFireability.xml" ] ; then # for cunf (txt files deleted;-)
echo echo "here is the order used to build the result vector(from xml file)"
for x in $(grep '' CTLFireability.xml | cut -d '>' -f 2 | cut -d '<' -f 1 | sort -u) ; do
echo "FORMULA_NAME $x"
done
elif [ "CTLFireability" = "ReachabilityDeadlock" ] || [ "CTLFireability" = "QuasiLiveness" ] || [ "CTLFireability" = "StableMarking" ] || [ "CTLFireability" = "Liveness" ] || [ "CTLFireability" = "OneSafe" ] ; then
echo "FORMULA_NAME CTLFireability"
fi
echo
echo "=== Now, execution of the tool begins"
echo
echo -n "BK_START "
date -u +%s%3N
echo
timeout -s 9 $BK_TIME_CONFINEMENT bash -c "/home/mcc/BenchKit/BenchKit_head.sh 2> STDERR ; echo ; echo -n \"BK_STOP \" ; date -u +%s%3N"
if [ $? -eq 137 ] ; then
echo
echo "BK_TIME_CONFINEMENT_REACHED"
fi
echo
echo "--------------------"
echo "content from stderr:"
echo
cat STDERR ;