fond
Model Checking Contest 2024
14th edition, Geneva, Switzerland, June 25, 2024
Execution of r528-tall-171683762000882
Last Updated
July 7, 2024

About the Execution of LTSMin+red for ShieldRVt-PT-001A

Execution Summary
Max Memory
Used (MB)
Time wait (ms) CPU Usage (ms) I/O Wait (ms) Computed Result Execution
Status
256.979 3349.00 7837.00 40.30 ?T???????T????T? normal

Execution Chart

We display below the execution chart for this examination (boot time has been removed).

Trace from the execution

Formatting '/data/fkordon/mcc2024-input.r528-tall-171683762000882.qcow2', fmt=qcow2 size=4294967296 backing_file=/data/fkordon/mcc2024-input.qcow2 backing_fmt=qcow2 cluster_size=65536 lazy_refcounts=off refcount_bits=16
Waiting for the VM to be ready (probing ssh)
.........................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................
=====================================================================
Generated by BenchKit 2-5568
Executing tool ltsminxred
Input is ShieldRVt-PT-001A, examination is CTLFireability
Time confinement is 3600 seconds
Memory confinement is 16384 MBytes
Number of cores is 4
Run identifier is r528-tall-171683762000882
=====================================================================

--------------------
preparation of the directory to be used:
/home/mcc/execution
total 456K
-rw-r--r-- 1 mcc users 7.0K May 14 13:22 CTLCardinality.txt
-rw-r--r-- 1 mcc users 76K May 14 13:22 CTLCardinality.xml
-rw-r--r-- 1 mcc users 6.1K May 14 13:22 CTLFireability.txt
-rw-r--r-- 1 mcc users 62K May 14 13:22 CTLFireability.xml
-rw-r--r-- 1 mcc users 4.2K May 18 16:43 GenericPropertiesDefinition.xml
-rw-r--r-- 1 mcc users 6.6K May 18 16:43 GenericPropertiesVerdict.xml
-rw-r--r-- 1 mcc users 3.5K Apr 23 07:55 LTLCardinality.txt
-rw-r--r-- 1 mcc users 26K Apr 23 07:55 LTLCardinality.xml
-rw-r--r-- 1 mcc users 2.1K Apr 23 07:55 LTLFireability.txt
-rw-r--r-- 1 mcc users 16K Apr 23 07:55 LTLFireability.xml
-rw-r--r-- 1 mcc users 11K Apr 11 21:32 ReachabilityCardinality.txt
-rw-r--r-- 1 mcc users 125K Apr 11 21:32 ReachabilityCardinality.xml
-rw-r--r-- 1 mcc users 6.9K Apr 11 21:32 ReachabilityFireability.txt
-rw-r--r-- 1 mcc users 60K Apr 11 21:32 ReachabilityFireability.xml
-rw-r--r-- 1 mcc users 1.6K Apr 23 07:55 UpperBounds.txt
-rw-r--r-- 1 mcc users 3.6K Apr 23 07:55 UpperBounds.xml
-rw-r--r-- 1 mcc users 6 May 18 16:43 equiv_col
-rw-r--r-- 1 mcc users 5 May 18 16:43 instance
-rw-r--r-- 1 mcc users 6 May 18 16:43 iscolored
-rw-r--r-- 1 mcc users 3.7K May 18 16:43 model.pnml

--------------------
content from stdout:

=== Data for post analysis generated by BenchKit (invocation template)

The expected result is a vector of booleans
BOOL_VECTOR

here is the order used to build the result vector(from text file)
FORMULA_NAME ShieldRVt-PT-001A-CTLFireability-2024-00
FORMULA_NAME ShieldRVt-PT-001A-CTLFireability-2024-01
FORMULA_NAME ShieldRVt-PT-001A-CTLFireability-2024-02
FORMULA_NAME ShieldRVt-PT-001A-CTLFireability-2024-03
FORMULA_NAME ShieldRVt-PT-001A-CTLFireability-2024-04
FORMULA_NAME ShieldRVt-PT-001A-CTLFireability-2024-05
FORMULA_NAME ShieldRVt-PT-001A-CTLFireability-2024-06
FORMULA_NAME ShieldRVt-PT-001A-CTLFireability-2024-07
FORMULA_NAME ShieldRVt-PT-001A-CTLFireability-2024-08
FORMULA_NAME ShieldRVt-PT-001A-CTLFireability-2024-09
FORMULA_NAME ShieldRVt-PT-001A-CTLFireability-2024-10
FORMULA_NAME ShieldRVt-PT-001A-CTLFireability-2024-11
FORMULA_NAME ShieldRVt-PT-001A-CTLFireability-2023-12
FORMULA_NAME ShieldRVt-PT-001A-CTLFireability-2023-13
FORMULA_NAME ShieldRVt-PT-001A-CTLFireability-2023-14
FORMULA_NAME ShieldRVt-PT-001A-CTLFireability-2023-15

=== Now, execution of the tool begins

BK_START 1717274502114

Invoking MCC driver with
BK_TOOL=ltsminxred
BK_EXAMINATION=CTLFireability
BK_BIN_PATH=/home/mcc/BenchKit/bin/
BK_TIME_CONFINEMENT=3600
BK_INPUT=ShieldRVt-PT-001A
BK_MEMORY_CONFINEMENT=16384
Applying reductions before tool ltsmin
Invoking reducer
Running Version 202405141337
[2024-06-01 20:41:43] [INFO ] Running its-tools with arguments : [-pnfolder, /home/mcc/execution, -examination, CTLFireability, -timeout, 360, -rebuildPNML]
[2024-06-01 20:41:43] [INFO ] Parsing pnml file : /home/mcc/execution/model.pnml
[2024-06-01 20:41:43] [INFO ] Load time of PNML (sax parser for PT used): 30 ms
[2024-06-01 20:41:43] [INFO ] Transformed 11 places.
[2024-06-01 20:41:43] [INFO ] Transformed 11 transitions.
[2024-06-01 20:41:43] [INFO ] Found NUPN structural information;
[2024-06-01 20:41:43] [INFO ] Parsed PT model containing 11 places and 11 transitions and 40 arcs in 125 ms.
Parsed 16 properties from file /home/mcc/execution/CTLFireability.xml in 21 ms.
Initial state reduction rules removed 2 formulas.
Ensure Unique test removed 1 transitions
Reduce redundant transitions removed 1 transitions.
FORMULA ShieldRVt-PT-001A-CTLFireability-2024-09 TRUE TECHNIQUES TOPOLOGICAL INITIAL_STATE
FORMULA ShieldRVt-PT-001A-CTLFireability-2023-14 TRUE TECHNIQUES TOPOLOGICAL INITIAL_STATE
Support contains 11 out of 11 places. Attempting structural reductions.
Starting structural reductions in LTL mode, iteration 0 : 11/11 places, 10/10 transitions.
Applied a total of 0 rules in 8 ms. Remains 11 /11 variables (removed 0) and now considering 10/10 (removed 0) transitions.
// Phase 1: matrix 10 rows 11 cols
[2024-06-01 20:41:43] [INFO ] Computed 5 invariants in 6 ms
[2024-06-01 20:41:43] [INFO ] Implicit Places using invariants in 129 ms returned []
[2024-06-01 20:41:43] [INFO ] Invariant cache hit.
[2024-06-01 20:41:43] [INFO ] Implicit Places using invariants and state equation in 44 ms returned []
Implicit Place search using SMT with State Equation took 204 ms to find 0 implicit places.
Running 9 sub problems to find dead transitions.
[2024-06-01 20:41:43] [INFO ] Invariant cache hit.
At refinement iteration 0 (INCLUDED_ONLY) 0/10 variables, 10/10 constraints. Problems are: Problem set: 0 solved, 9 unsolved
At refinement iteration 1 (INCLUDED_ONLY) 0/10 variables, 0/10 constraints. Problems are: Problem set: 0 solved, 9 unsolved
At refinement iteration 2 (OVERLAPS) 1/11 variables, 5/15 constraints. Problems are: Problem set: 0 solved, 9 unsolved
At refinement iteration 3 (INCLUDED_ONLY) 0/11 variables, 1/16 constraints. Problems are: Problem set: 0 solved, 9 unsolved
At refinement iteration 4 (INCLUDED_ONLY) 0/11 variables, 0/16 constraints. Problems are: Problem set: 0 solved, 9 unsolved
At refinement iteration 5 (OVERLAPS) 10/21 variables, 11/27 constraints. Problems are: Problem set: 0 solved, 9 unsolved
At refinement iteration 6 (INCLUDED_ONLY) 0/21 variables, 0/27 constraints. Problems are: Problem set: 0 solved, 9 unsolved
At refinement iteration 7 (OVERLAPS) 0/21 variables, 0/27 constraints. Problems are: Problem set: 0 solved, 9 unsolved
No progress, stopping.
After SMT solving in domain Real declared 21/21 variables, and 27 constraints, problems are : Problem set: 0 solved, 9 unsolved in 151 ms.
Refiners :[Domain max(s): 11/11 constraints, Positive P Invariants (semi-flows): 5/5 constraints, State Equation: 11/11 constraints, PredecessorRefiner: 9/9 constraints, Known Traps: 0/0 constraints]
Escalating to Integer solving :Problem set: 0 solved, 9 unsolved
At refinement iteration 0 (INCLUDED_ONLY) 0/10 variables, 10/10 constraints. Problems are: Problem set: 0 solved, 9 unsolved
At refinement iteration 1 (INCLUDED_ONLY) 0/10 variables, 0/10 constraints. Problems are: Problem set: 0 solved, 9 unsolved
At refinement iteration 2 (OVERLAPS) 1/11 variables, 5/15 constraints. Problems are: Problem set: 0 solved, 9 unsolved
At refinement iteration 3 (INCLUDED_ONLY) 0/11 variables, 1/16 constraints. Problems are: Problem set: 0 solved, 9 unsolved
At refinement iteration 4 (INCLUDED_ONLY) 0/11 variables, 0/16 constraints. Problems are: Problem set: 0 solved, 9 unsolved
At refinement iteration 5 (OVERLAPS) 10/21 variables, 11/27 constraints. Problems are: Problem set: 0 solved, 9 unsolved
At refinement iteration 6 (INCLUDED_ONLY) 0/21 variables, 9/36 constraints. Problems are: Problem set: 0 solved, 9 unsolved
At refinement iteration 7 (INCLUDED_ONLY) 0/21 variables, 0/36 constraints. Problems are: Problem set: 0 solved, 9 unsolved
At refinement iteration 8 (OVERLAPS) 0/21 variables, 0/36 constraints. Problems are: Problem set: 0 solved, 9 unsolved
No progress, stopping.
After SMT solving in domain Int declared 21/21 variables, and 36 constraints, problems are : Problem set: 0 solved, 9 unsolved in 125 ms.
Refiners :[Domain max(s): 11/11 constraints, Positive P Invariants (semi-flows): 5/5 constraints, State Equation: 11/11 constraints, PredecessorRefiner: 9/9 constraints, Known Traps: 0/0 constraints]
After SMT, in 308ms problems are : Problem set: 0 solved, 9 unsolved
Search for dead transitions found 0 dead transitions in 318ms
Finished structural reductions in LTL mode , in 1 iterations and 555 ms. Remains : 11/11 places, 10/10 transitions.
Support contains 11 out of 11 places after structural reductions.
[2024-06-01 20:41:44] [INFO ] Flatten gal took : 14 ms
[2024-06-01 20:41:44] [INFO ] Flatten gal took : 3 ms
[2024-06-01 20:41:44] [INFO ] Input system was already deterministic with 10 transitions.
Reduction of identical properties reduced properties to check from 29 to 25
RANDOM walk for 40000 steps (8 resets) in 1073 ms. (37 steps per ms) remains 4/25 properties
BEST_FIRST walk for 40003 steps (8 resets) in 100 ms. (396 steps per ms) remains 4/4 properties
BEST_FIRST walk for 40004 steps (8 resets) in 52 ms. (754 steps per ms) remains 4/4 properties
BEST_FIRST walk for 40003 steps (8 resets) in 90 ms. (439 steps per ms) remains 4/4 properties
BEST_FIRST walk for 40004 steps (8 resets) in 71 ms. (555 steps per ms) remains 4/4 properties
[2024-06-01 20:41:44] [INFO ] Invariant cache hit.
At refinement iteration 0 (INCLUDED_ONLY) 0/8 variables, 8/8 constraints. Problems are: Problem set: 0 solved, 4 unsolved
Problem AtomicPropp8 is UNSAT
Problem AtomicPropp14 is UNSAT
Problem AtomicPropp16 is UNSAT
Problem AtomicPropp26 is UNSAT
After SMT solving in domain Real declared 8/21 variables, and 10 constraints, problems are : Problem set: 4 solved, 0 unsolved in 32 ms.
Refiners :[Domain max(s): 8/11 constraints, Positive P Invariants (semi-flows): 2/5 constraints, State Equation: 0/11 constraints, PredecessorRefiner: 4/4 constraints, Known Traps: 0/0 constraints]
After SMT, in 37ms problems are : Problem set: 4 solved, 0 unsolved
Skipping Parikh replay, no witness traces provided.
Successfully simplified 4 atomic propositions for a total of 14 simplifications.
[2024-06-01 20:41:44] [INFO ] Initial state reduction rules for CTL removed 1 formulas.
[2024-06-01 20:41:44] [INFO ] Flatten gal took : 3 ms
FORMULA ShieldRVt-PT-001A-CTLFireability-2024-01 TRUE TECHNIQUES TOPOLOGICAL INITIAL_STATE
[2024-06-01 20:41:44] [INFO ] Flatten gal took : 3 ms
[2024-06-01 20:41:44] [INFO ] Input system was already deterministic with 10 transitions.
Computed a total of 1 stabilizing places and 1 stable transitions
Starting structural reductions in LTL mode, iteration 0 : 11/11 places, 10/10 transitions.
Applied a total of 0 rules in 1 ms. Remains 11 /11 variables (removed 0) and now considering 10/10 (removed 0) transitions.
Finished structural reductions in LTL mode , in 1 iterations and 1 ms. Remains : 11/11 places, 10/10 transitions.
[2024-06-01 20:41:44] [INFO ] Flatten gal took : 1 ms
[2024-06-01 20:41:44] [INFO ] Flatten gal took : 1 ms
[2024-06-01 20:41:44] [INFO ] Input system was already deterministic with 10 transitions.
Starting structural reductions in SI_CTL mode, iteration 0 : 11/11 places, 10/10 transitions.
Reduce places removed 1 places and 1 transitions.
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 2 places and 0 transitions.
Iterating global reduction 0 with 3 rules applied. Total rules applied 3 place count 8 transition count 8
Applied a total of 3 rules in 10 ms. Remains 8 /11 variables (removed 3) and now considering 8/10 (removed 2) transitions.
Finished structural reductions in SI_CTL mode , in 1 iterations and 11 ms. Remains : 8/11 places, 8/10 transitions.
[2024-06-01 20:41:44] [INFO ] Flatten gal took : 1 ms
[2024-06-01 20:41:44] [INFO ] Flatten gal took : 1 ms
[2024-06-01 20:41:44] [INFO ] Input system was already deterministic with 8 transitions.
Starting structural reductions in LTL mode, iteration 0 : 11/11 places, 10/10 transitions.
Applied a total of 0 rules in 0 ms. Remains 11 /11 variables (removed 0) and now considering 10/10 (removed 0) transitions.
Finished structural reductions in LTL mode , in 1 iterations and 0 ms. Remains : 11/11 places, 10/10 transitions.
[2024-06-01 20:41:44] [INFO ] Flatten gal took : 1 ms
[2024-06-01 20:41:44] [INFO ] Flatten gal took : 2 ms
[2024-06-01 20:41:44] [INFO ] Input system was already deterministic with 10 transitions.
Starting structural reductions in LTL mode, iteration 0 : 11/11 places, 10/10 transitions.
Applied a total of 0 rules in 0 ms. Remains 11 /11 variables (removed 0) and now considering 10/10 (removed 0) transitions.
Finished structural reductions in LTL mode , in 1 iterations and 0 ms. Remains : 11/11 places, 10/10 transitions.
[2024-06-01 20:41:44] [INFO ] Flatten gal took : 1 ms
[2024-06-01 20:41:44] [INFO ] Flatten gal took : 2 ms
[2024-06-01 20:41:44] [INFO ] Input system was already deterministic with 10 transitions.
Starting structural reductions in LTL mode, iteration 0 : 11/11 places, 10/10 transitions.
Applied a total of 0 rules in 0 ms. Remains 11 /11 variables (removed 0) and now considering 10/10 (removed 0) transitions.
Finished structural reductions in LTL mode , in 1 iterations and 0 ms. Remains : 11/11 places, 10/10 transitions.
[2024-06-01 20:41:44] [INFO ] Flatten gal took : 2 ms
[2024-06-01 20:41:44] [INFO ] Flatten gal took : 1 ms
[2024-06-01 20:41:44] [INFO ] Input system was already deterministic with 10 transitions.
Starting structural reductions in LTL mode, iteration 0 : 11/11 places, 10/10 transitions.
Applied a total of 0 rules in 1 ms. Remains 11 /11 variables (removed 0) and now considering 10/10 (removed 0) transitions.
Finished structural reductions in LTL mode , in 1 iterations and 1 ms. Remains : 11/11 places, 10/10 transitions.
[2024-06-01 20:41:44] [INFO ] Flatten gal took : 1 ms
[2024-06-01 20:41:44] [INFO ] Flatten gal took : 2 ms
[2024-06-01 20:41:44] [INFO ] Input system was already deterministic with 10 transitions.
Starting structural reductions in LTL mode, iteration 0 : 11/11 places, 10/10 transitions.
Applied a total of 0 rules in 0 ms. Remains 11 /11 variables (removed 0) and now considering 10/10 (removed 0) transitions.
Finished structural reductions in LTL mode , in 1 iterations and 0 ms. Remains : 11/11 places, 10/10 transitions.
[2024-06-01 20:41:44] [INFO ] Flatten gal took : 1 ms
[2024-06-01 20:41:44] [INFO ] Flatten gal took : 1 ms
[2024-06-01 20:41:44] [INFO ] Input system was already deterministic with 10 transitions.
Starting structural reductions in LTL mode, iteration 0 : 11/11 places, 10/10 transitions.
Applied a total of 0 rules in 0 ms. Remains 11 /11 variables (removed 0) and now considering 10/10 (removed 0) transitions.
Finished structural reductions in LTL mode , in 1 iterations and 0 ms. Remains : 11/11 places, 10/10 transitions.
[2024-06-01 20:41:44] [INFO ] Flatten gal took : 1 ms
[2024-06-01 20:41:44] [INFO ] Flatten gal took : 1 ms
[2024-06-01 20:41:44] [INFO ] Input system was already deterministic with 10 transitions.
Starting structural reductions in LTL mode, iteration 0 : 11/11 places, 10/10 transitions.
Applied a total of 0 rules in 0 ms. Remains 11 /11 variables (removed 0) and now considering 10/10 (removed 0) transitions.
Finished structural reductions in LTL mode , in 1 iterations and 0 ms. Remains : 11/11 places, 10/10 transitions.
[2024-06-01 20:41:44] [INFO ] Flatten gal took : 1 ms
[2024-06-01 20:41:44] [INFO ] Flatten gal took : 1 ms
[2024-06-01 20:41:44] [INFO ] Input system was already deterministic with 10 transitions.
Starting structural reductions in LTL mode, iteration 0 : 11/11 places, 10/10 transitions.
Applied a total of 0 rules in 0 ms. Remains 11 /11 variables (removed 0) and now considering 10/10 (removed 0) transitions.
Finished structural reductions in LTL mode , in 1 iterations and 0 ms. Remains : 11/11 places, 10/10 transitions.
[2024-06-01 20:41:44] [INFO ] Flatten gal took : 1 ms
[2024-06-01 20:41:44] [INFO ] Flatten gal took : 2 ms
[2024-06-01 20:41:44] [INFO ] Input system was already deterministic with 10 transitions.
Starting structural reductions in SI_CTL mode, iteration 0 : 11/11 places, 10/10 transitions.
Applied a total of 0 rules in 1 ms. Remains 11 /11 variables (removed 0) and now considering 10/10 (removed 0) transitions.
Finished structural reductions in SI_CTL mode , in 1 iterations and 1 ms. Remains : 11/11 places, 10/10 transitions.
[2024-06-01 20:41:44] [INFO ] Flatten gal took : 1 ms
[2024-06-01 20:41:44] [INFO ] Flatten gal took : 1 ms
[2024-06-01 20:41:44] [INFO ] Input system was already deterministic with 10 transitions.
Starting structural reductions in LTL mode, iteration 0 : 11/11 places, 10/10 transitions.
Applied a total of 0 rules in 1 ms. Remains 11 /11 variables (removed 0) and now considering 10/10 (removed 0) transitions.
Finished structural reductions in LTL mode , in 1 iterations and 1 ms. Remains : 11/11 places, 10/10 transitions.
[2024-06-01 20:41:44] [INFO ] Flatten gal took : 1 ms
[2024-06-01 20:41:45] [INFO ] Flatten gal took : 1 ms
[2024-06-01 20:41:45] [INFO ] Input system was already deterministic with 10 transitions.
Starting structural reductions in LTL mode, iteration 0 : 11/11 places, 10/10 transitions.
Applied a total of 0 rules in 1 ms. Remains 11 /11 variables (removed 0) and now considering 10/10 (removed 0) transitions.
Finished structural reductions in LTL mode , in 1 iterations and 1 ms. Remains : 11/11 places, 10/10 transitions.
[2024-06-01 20:41:45] [INFO ] Flatten gal took : 1 ms
[2024-06-01 20:41:45] [INFO ] Flatten gal took : 1 ms
[2024-06-01 20:41:45] [INFO ] Input system was already deterministic with 10 transitions.
[2024-06-01 20:41:45] [INFO ] Flatten gal took : 1 ms
[2024-06-01 20:41:45] [INFO ] Flatten gal took : 1 ms
[2024-06-01 20:41:45] [INFO ] Export to MCC of 13 properties in file /home/mcc/execution/CTLFireability.sr.xml took 4 ms.
[2024-06-01 20:41:45] [INFO ] Export to PNML in file /home/mcc/execution/model.sr.pnml of net with 11 places, 10 transitions and 38 arcs took 3 ms.
Total runtime 1836 ms.
There are residual formulas that ITS could not solve within timeout
Usage: pnml2lts-sym [-gvqh] [--order=]
[--mu-opt] [--saturation=]
[--sat-granularity=] [--save-sat-levels]
[--guidance=] [-d|--deadlock]
[--action=] [-i|--invariant=STRING] [-n|--no-exit]
[--trace=] [--type=]
[--mu=.mu] [--ctl-star=.ctl]
[--ctl=.ctl] [--ltl=.ltl] [--dot=STRING]
[--save-levels=STRING] [--pg-solve] [--attr=]
[--saturating-attractor] [--write-strategy=.spg]
[--check-strategy] [--interactive-play] [--player]
[--pg-write=.spg] [--no-matrix] [--noack=<1|2>]
[--edge-label=] [--labels] [-m|--matrix]
[--mucalc=.mcf|] [-c|--cache]
[--allow-undefined-edges] [--allow-undefined-values]
[-p|--por= (default: heur)]
[--weak=[valmari] (default: uses stronger left-commutativity)]
[--leap] [-r|--regroup=<(T,)+>] [--sloan-w1=] [--sloan-w2=]
[--cw-max-cols=] [--cw-max-rows=] [--col-ins=<(C.C',)+>]
[--mh-timeout=] [--row-perm=<(R,)+>] [--col-perm=<(C,)+>]
[--graph-metrics] [--regroup-exit] [--regroup-time]
[-g|--pins-guards] [--vset=] [--ldd32-step=]
[--ldd32-cache=] [--ldd-step=] [--ldd-cache=]
[--cache-ratio=] [--max-increase=]
[--min-free-nodes=] [--fdd-bits=]
[--fdd-reorder=]
[--vset-cache-diff=] [--no-soundness-check] [--precise]
[--next-union] [--peak-nodes] [--maxsum=]
[--block-size=] [--cluster-size=] [-v] [-q]
[--debug=] [--stats] [--where] [--when]
[--timeout=INT] [--version] [-h|--help] [--usage]
[OPTIONS] []
Could not compute solution for formula : ShieldRVt-PT-001A-CTLFireability-2024-00
Could not compute solution for formula : ShieldRVt-PT-001A-CTLFireability-2024-02
Could not compute solution for formula : ShieldRVt-PT-001A-CTLFireability-2024-03
Could not compute solution for formula : ShieldRVt-PT-001A-CTLFireability-2024-04
Could not compute solution for formula : ShieldRVt-PT-001A-CTLFireability-2024-05
Could not compute solution for formula : ShieldRVt-PT-001A-CTLFireability-2024-06
Could not compute solution for formula : ShieldRVt-PT-001A-CTLFireability-2024-07
Could not compute solution for formula : ShieldRVt-PT-001A-CTLFireability-2024-08
Could not compute solution for formula : ShieldRVt-PT-001A-CTLFireability-2024-10
Could not compute solution for formula : ShieldRVt-PT-001A-CTLFireability-2024-11
Could not compute solution for formula : ShieldRVt-PT-001A-CTLFireability-2023-12
Could not compute solution for formula : ShieldRVt-PT-001A-CTLFireability-2023-13
Could not compute solution for formula : ShieldRVt-PT-001A-CTLFireability-2023-15

BK_STOP 1717274505463

--------------------
content from stderr:

+ ulimit -s 65536
+ [[ -z '' ]]
+ export LTSMIN_MEM_SIZE=8589934592
+ LTSMIN_MEM_SIZE=8589934592
+ export PYTHONPATH=/home/mcc/BenchKit/itstools/pylibs
+ PYTHONPATH=/home/mcc/BenchKit/itstools/pylibs
+ export LD_LIBRARY_PATH=/home/mcc/BenchKit/itstools/pylibs:
+ LD_LIBRARY_PATH=/home/mcc/BenchKit/itstools/pylibs:
++ perl -pe 's/.*\.//g'
++ sed s/.jar//
++ ls /home/mcc/BenchKit/bin//../reducer/bin//../../itstools//itstools/plugins/fr.lip6.move.gal.application.pnmcc_1.0.0.202405141337.jar
+ VERSION=202405141337
+ echo 'Running Version 202405141337'
+ /home/mcc/BenchKit/bin//../reducer/bin//../../itstools//itstools/its-tools -pnfolder /home/mcc/execution -examination CTLFireability -timeout 360 -rebuildPNML
mcc2024
ctl formula name ShieldRVt-PT-001A-CTLFireability-2024-00
ctl formula formula --ctl=/tmp/502/ctl_0_
ctl formula name ShieldRVt-PT-001A-CTLFireability-2024-02
ctl formula formula --ctl=/tmp/502/ctl_1_
ctl formula name ShieldRVt-PT-001A-CTLFireability-2024-03
ctl formula formula --ctl=/tmp/502/ctl_2_
ctl formula name ShieldRVt-PT-001A-CTLFireability-2024-04
ctl formula formula --ctl=/tmp/502/ctl_3_
ctl formula name ShieldRVt-PT-001A-CTLFireability-2024-05
ctl formula formula --ctl=/tmp/502/ctl_4_
ctl formula name ShieldRVt-PT-001A-CTLFireability-2024-06
ctl formula formula --ctl=/tmp/502/ctl_5_
ctl formula name ShieldRVt-PT-001A-CTLFireability-2024-07
ctl formula formula --ctl=/tmp/502/ctl_6_
ctl formula name ShieldRVt-PT-001A-CTLFireability-2024-08
ctl formula formula --ctl=/tmp/502/ctl_7_
ctl formula name ShieldRVt-PT-001A-CTLFireability-2024-10
ctl formula formula --ctl=/tmp/502/ctl_8_
ctl formula name ShieldRVt-PT-001A-CTLFireability-2024-11
ctl formula formula --ctl=/tmp/502/ctl_9_
ctl formula name ShieldRVt-PT-001A-CTLFireability-2023-12
ctl formula formula --ctl=/tmp/502/ctl_10_
ctl formula name ShieldRVt-PT-001A-CTLFireability-2023-13
ctl formula formula --ctl=/tmp/502/ctl_11_
ctl formula name ShieldRVt-PT-001A-CTLFireability-2023-15
ctl formula formula --ctl=/tmp/502/ctl_12_
pnml2lts-sym, ** error **: unknown vector set implementation lddmc

Sequence of Actions to be Executed by the VM

This is useful if one wants to reexecute the tool in the VM from the submitted image disk.

set -x
# this is for BenchKit: configuration of major elements for the test
export BK_INPUT="ShieldRVt-PT-001A"
export BK_EXAMINATION="CTLFireability"
export BK_TOOL="ltsminxred"
export BK_RESULT_DIR="/tmp/BK_RESULTS/OUTPUTS"
export BK_TIME_CONFINEMENT="3600"
export BK_MEMORY_CONFINEMENT="16384"
export BK_BIN_PATH="/home/mcc/BenchKit/bin/"

# this is specific to your benchmark or test

export BIN_DIR="$HOME/BenchKit/bin"

# remove the execution directoty if it exists (to avoid increse of .vmdk images)
if [ -d execution ] ; then
rm -rf execution
fi

# this is for BenchKit: explicit launching of the test
echo "====================================================================="
echo " Generated by BenchKit 2-5568"
echo " Executing tool ltsminxred"
echo " Input is ShieldRVt-PT-001A, examination is CTLFireability"
echo " Time confinement is $BK_TIME_CONFINEMENT seconds"
echo " Memory confinement is 16384 MBytes"
echo " Number of cores is 4"
echo " Run identifier is r528-tall-171683762000882"
echo "====================================================================="
echo
echo "--------------------"
echo "preparation of the directory to be used:"

tar xzf /home/mcc/BenchKit/INPUTS/ShieldRVt-PT-001A.tgz
mv ShieldRVt-PT-001A execution
cd execution
if [ "CTLFireability" = "ReachabilityDeadlock" ] || [ "CTLFireability" = "UpperBounds" ] || [ "CTLFireability" = "QuasiLiveness" ] || [ "CTLFireability" = "StableMarking" ] || [ "CTLFireability" = "Liveness" ] || [ "CTLFireability" = "OneSafe" ] || [ "CTLFireability" = "StateSpace" ]; then
rm -f GenericPropertiesVerdict.xml
fi
pwd
ls -lh

echo
echo "--------------------"
echo "content from stdout:"
echo
echo "=== Data for post analysis generated by BenchKit (invocation template)"
echo
if [ "CTLFireability" = "UpperBounds" ] ; then
echo "The expected result is a vector of positive values"
echo NUM_VECTOR
elif [ "CTLFireability" != "StateSpace" ] ; then
echo "The expected result is a vector of booleans"
echo BOOL_VECTOR
else
echo "no data necessary for post analysis"
fi
echo
if [ -f "CTLFireability.txt" ] ; then
echo "here is the order used to build the result vector(from text file)"
for x in $(grep Property CTLFireability.txt | cut -d ' ' -f 2 | sort -u) ; do
echo "FORMULA_NAME $x"
done
elif [ -f "CTLFireability.xml" ] ; then # for cunf (txt files deleted;-)
echo echo "here is the order used to build the result vector(from xml file)"
for x in $(grep '' CTLFireability.xml | cut -d '>' -f 2 | cut -d '<' -f 1 | sort -u) ; do
echo "FORMULA_NAME $x"
done
elif [ "CTLFireability" = "ReachabilityDeadlock" ] || [ "CTLFireability" = "QuasiLiveness" ] || [ "CTLFireability" = "StableMarking" ] || [ "CTLFireability" = "Liveness" ] || [ "CTLFireability" = "OneSafe" ] ; then
echo "FORMULA_NAME CTLFireability"
fi
echo
echo "=== Now, execution of the tool begins"
echo
echo -n "BK_START "
date -u +%s%3N
echo
timeout -s 9 $BK_TIME_CONFINEMENT bash -c "/home/mcc/BenchKit/BenchKit_head.sh 2> STDERR ; echo ; echo -n \"BK_STOP \" ; date -u +%s%3N"
if [ $? -eq 137 ] ; then
echo
echo "BK_TIME_CONFINEMENT_REACHED"
fi
echo
echo "--------------------"
echo "content from stderr:"
echo
cat STDERR ;