fond
Model Checking Contest 2024
14th edition, Geneva, Switzerland, June 25, 2024
Execution of r500-smll-171649587900290
Last Updated
July 7, 2024

About the Execution of LTSMin+red for HypertorusGrid-PT-d2k2p1b00

Execution Summary
Max Memory
Used (MB)
Time wait (ms) CPU Usage (ms) I/O Wait (ms) Computed Result Execution
Status
256.275 9126.00 21613.00 180.60 [undef] Cannot compute

Execution Chart

We display below the execution chart for this examination (boot time has been removed).

Trace from the execution

Formatting '/data/fkordon/mcc2024-input.r500-smll-171649587900290.qcow2', fmt=qcow2 size=4294967296 backing_file=/data/fkordon/mcc2024-input.qcow2 backing_fmt=qcow2 cluster_size=65536 lazy_refcounts=off refcount_bits=16
Waiting for the VM to be ready (probing ssh)
..................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................
=====================================================================
Generated by BenchKit 2-5568
Executing tool ltsminxred
Input is HypertorusGrid-PT-d2k2p1b00, examination is CTLFireability
Time confinement is 3600 seconds
Memory confinement is 16384 MBytes
Number of cores is 4
Run identifier is r500-smll-171649587900290
=====================================================================

--------------------
preparation of the directory to be used:
/home/mcc/execution
total 564K
-rw-r--r-- 1 mcc users 9.2K May 14 13:22 CTLCardinality.txt
-rw-r--r-- 1 mcc users 87K May 14 13:22 CTLCardinality.xml
-rw-r--r-- 1 mcc users 7.9K May 14 13:22 CTLFireability.txt
-rw-r--r-- 1 mcc users 60K May 14 13:22 CTLFireability.xml
-rw-r--r-- 1 mcc users 4.2K May 18 16:42 GenericPropertiesDefinition.xml
-rw-r--r-- 1 mcc users 6.3K May 18 16:42 GenericPropertiesVerdict.xml
-rw-r--r-- 1 mcc users 4.6K Apr 22 14:49 LTLCardinality.txt
-rw-r--r-- 1 mcc users 28K Apr 22 14:49 LTLCardinality.xml
-rw-r--r-- 1 mcc users 3.1K Apr 22 14:49 LTLFireability.txt
-rw-r--r-- 1 mcc users 18K Apr 22 14:49 LTLFireability.xml
-rw-r--r-- 1 mcc users 18K Apr 13 03:32 ReachabilityCardinality.txt
-rw-r--r-- 1 mcc users 164K Apr 13 03:32 ReachabilityCardinality.xml
-rw-r--r-- 1 mcc users 11K Apr 13 03:31 ReachabilityFireability.txt
-rw-r--r-- 1 mcc users 65K Apr 13 03:31 ReachabilityFireability.xml
-rw-r--r-- 1 mcc users 1.9K Apr 22 14:49 UpperBounds.txt
-rw-r--r-- 1 mcc users 3.9K Apr 22 14:49 UpperBounds.xml
-rw-r--r-- 1 mcc users 6 May 18 16:42 equiv_col
-rw-r--r-- 1 mcc users 10 May 18 16:42 instance
-rw-r--r-- 1 mcc users 6 May 18 16:42 iscolored
-rwxr-xr-x 1 mcc users 35K May 18 16:42 model.pnml

--------------------
content from stdout:

=== Data for post analysis generated by BenchKit (invocation template)

The expected result is a vector of booleans
BOOL_VECTOR

here is the order used to build the result vector(from text file)
FORMULA_NAME HypertorusGrid-PT-d2k2p1b00-CTLFireability-2024-00
FORMULA_NAME HypertorusGrid-PT-d2k2p1b00-CTLFireability-2024-01
FORMULA_NAME HypertorusGrid-PT-d2k2p1b00-CTLFireability-2024-02
FORMULA_NAME HypertorusGrid-PT-d2k2p1b00-CTLFireability-2024-03
FORMULA_NAME HypertorusGrid-PT-d2k2p1b00-CTLFireability-2024-04
FORMULA_NAME HypertorusGrid-PT-d2k2p1b00-CTLFireability-2024-05
FORMULA_NAME HypertorusGrid-PT-d2k2p1b00-CTLFireability-2024-06
FORMULA_NAME HypertorusGrid-PT-d2k2p1b00-CTLFireability-2024-07
FORMULA_NAME HypertorusGrid-PT-d2k2p1b00-CTLFireability-2024-08
FORMULA_NAME HypertorusGrid-PT-d2k2p1b00-CTLFireability-2024-09
FORMULA_NAME HypertorusGrid-PT-d2k2p1b00-CTLFireability-2024-10
FORMULA_NAME HypertorusGrid-PT-d2k2p1b00-CTLFireability-2024-11
FORMULA_NAME HypertorusGrid-PT-d2k2p1b00-CTLFireability-2023-12
FORMULA_NAME HypertorusGrid-PT-d2k2p1b00-CTLFireability-2023-13
FORMULA_NAME HypertorusGrid-PT-d2k2p1b00-CTLFireability-2023-14
FORMULA_NAME HypertorusGrid-PT-d2k2p1b00-CTLFireability-2023-15

=== Now, execution of the tool begins

BK_START 1717273897734

Invoking MCC driver with
BK_TOOL=ltsminxred
BK_EXAMINATION=CTLFireability
BK_BIN_PATH=/home/mcc/BenchKit/bin/
BK_TIME_CONFINEMENT=3600
BK_INPUT=HypertorusGrid-PT-d2k2p1b00
BK_MEMORY_CONFINEMENT=16384
Applying reductions before tool ltsmin
Invoking reducer
Running Version 202405141337
[2024-06-01 20:31:39] [INFO ] Running its-tools with arguments : [-pnfolder, /home/mcc/execution, -examination, CTLFireability, -timeout, 360, -rebuildPNML]
[2024-06-01 20:31:39] [INFO ] Parsing pnml file : /home/mcc/execution/model.pnml
[2024-06-01 20:31:39] [INFO ] Load time of PNML (sax parser for PT used): 66 ms
[2024-06-01 20:31:39] [INFO ] Transformed 52 places.
[2024-06-01 20:31:39] [INFO ] Transformed 64 transitions.
[2024-06-01 20:31:39] [INFO ] Parsed PT model containing 52 places and 64 transitions and 256 arcs in 215 ms.
Parsed 16 properties from file /home/mcc/execution/CTLFireability.xml in 22 ms.
Support contains 48 out of 52 places. Attempting structural reductions.
Starting structural reductions in LTL mode, iteration 0 : 52/52 places, 64/64 transitions.
Applied a total of 0 rules in 24 ms. Remains 52 /52 variables (removed 0) and now considering 64/64 (removed 0) transitions.
// Phase 1: matrix 64 rows 52 cols
[2024-06-01 20:31:40] [INFO ] Computed 21 invariants in 13 ms
[2024-06-01 20:31:40] [INFO ] Implicit Places using invariants in 349 ms returned []
[2024-06-01 20:31:40] [INFO ] Invariant cache hit.
[2024-06-01 20:31:40] [INFO ] Implicit Places using invariants and state equation in 163 ms returned []
Implicit Place search using SMT with State Equation took 574 ms to find 0 implicit places.
Running 48 sub problems to find dead transitions.
[2024-06-01 20:31:40] [INFO ] Invariant cache hit.
At refinement iteration 0 (INCLUDED_ONLY) 0/20 variables, 0/0 constraints. Problems are: Problem set: 0 solved, 48 unsolved
At refinement iteration 1 (OVERLAPS) 28/48 variables, 20/20 constraints. Problems are: Problem set: 0 solved, 48 unsolved
At refinement iteration 2 (INCLUDED_ONLY) 0/48 variables, 0/20 constraints. Problems are: Problem set: 0 solved, 48 unsolved
At refinement iteration 3 (OVERLAPS) 4/52 variables, 1/21 constraints. Problems are: Problem set: 0 solved, 48 unsolved
At refinement iteration 4 (INCLUDED_ONLY) 0/52 variables, 0/21 constraints. Problems are: Problem set: 0 solved, 48 unsolved
At refinement iteration 5 (OVERLAPS) 64/116 variables, 52/73 constraints. Problems are: Problem set: 0 solved, 48 unsolved
At refinement iteration 6 (INCLUDED_ONLY) 0/116 variables, 0/73 constraints. Problems are: Problem set: 0 solved, 48 unsolved
At refinement iteration 7 (OVERLAPS) 0/116 variables, 0/73 constraints. Problems are: Problem set: 0 solved, 48 unsolved
No progress, stopping.
After SMT solving in domain Real declared 116/116 variables, and 73 constraints, problems are : Problem set: 0 solved, 48 unsolved in 1741 ms.
Refiners :[Positive P Invariants (semi-flows): 20/20 constraints, Generalized P Invariants (flows): 1/1 constraints, State Equation: 52/52 constraints, PredecessorRefiner: 48/48 constraints, Known Traps: 0/0 constraints]
Escalating to Integer solving :Problem set: 0 solved, 48 unsolved
At refinement iteration 0 (INCLUDED_ONLY) 0/20 variables, 0/0 constraints. Problems are: Problem set: 0 solved, 48 unsolved
At refinement iteration 1 (OVERLAPS) 28/48 variables, 20/20 constraints. Problems are: Problem set: 0 solved, 48 unsolved
At refinement iteration 2 (INCLUDED_ONLY) 0/48 variables, 0/20 constraints. Problems are: Problem set: 0 solved, 48 unsolved
At refinement iteration 3 (OVERLAPS) 4/52 variables, 1/21 constraints. Problems are: Problem set: 0 solved, 48 unsolved
At refinement iteration 4 (INCLUDED_ONLY) 0/52 variables, 0/21 constraints. Problems are: Problem set: 0 solved, 48 unsolved
At refinement iteration 5 (OVERLAPS) 64/116 variables, 52/73 constraints. Problems are: Problem set: 0 solved, 48 unsolved
At refinement iteration 6 (INCLUDED_ONLY) 0/116 variables, 48/121 constraints. Problems are: Problem set: 0 solved, 48 unsolved
At refinement iteration 7 (INCLUDED_ONLY) 0/116 variables, 0/121 constraints. Problems are: Problem set: 0 solved, 48 unsolved
At refinement iteration 8 (OVERLAPS) 0/116 variables, 0/121 constraints. Problems are: Problem set: 0 solved, 48 unsolved
No progress, stopping.
After SMT solving in domain Int declared 116/116 variables, and 121 constraints, problems are : Problem set: 0 solved, 48 unsolved in 1824 ms.
Refiners :[Positive P Invariants (semi-flows): 20/20 constraints, Generalized P Invariants (flows): 1/1 constraints, State Equation: 52/52 constraints, PredecessorRefiner: 48/48 constraints, Known Traps: 0/0 constraints]
After SMT, in 3744ms problems are : Problem set: 0 solved, 48 unsolved
Search for dead transitions found 0 dead transitions in 3766ms
Finished structural reductions in LTL mode , in 1 iterations and 4398 ms. Remains : 52/52 places, 64/64 transitions.
Support contains 48 out of 52 places after structural reductions.
[2024-06-01 20:31:44] [INFO ] Flatten gal took : 44 ms
[2024-06-01 20:31:44] [INFO ] Flatten gal took : 18 ms
[2024-06-01 20:31:44] [INFO ] Input system was already deterministic with 64 transitions.
Reduction of identical properties reduced properties to check from 54 to 49
RANDOM walk for 40000 steps (45 resets) in 1482 ms. (26 steps per ms) remains 1/49 properties
BEST_FIRST walk for 40004 steps (8 resets) in 376 ms. (106 steps per ms) remains 1/1 properties
[2024-06-01 20:31:45] [INFO ] Invariant cache hit.
Problem AtomicPropp28 is UNSAT
After SMT solving in domain Real declared 4/116 variables, and 1 constraints, problems are : Problem set: 1 solved, 0 unsolved in 18 ms.
Refiners :[Positive P Invariants (semi-flows): 1/20 constraints, Generalized P Invariants (flows): 0/1 constraints, State Equation: 0/52 constraints, PredecessorRefiner: 1/1 constraints, Known Traps: 0/0 constraints]
After SMT, in 23ms problems are : Problem set: 1 solved, 0 unsolved
Skipping Parikh replay, no witness traces provided.
Successfully simplified 1 atomic propositions for a total of 16 simplifications.
[2024-06-01 20:31:45] [INFO ] Flatten gal took : 10 ms
[2024-06-01 20:31:45] [INFO ] Flatten gal took : 11 ms
[2024-06-01 20:31:45] [INFO ] Input system was already deterministic with 64 transitions.
Computed a total of 0 stabilizing places and 0 stable transitions
Starting structural reductions in LTL mode, iteration 0 : 52/52 places, 64/64 transitions.
Applied a total of 0 rules in 2 ms. Remains 52 /52 variables (removed 0) and now considering 64/64 (removed 0) transitions.
Finished structural reductions in LTL mode , in 1 iterations and 3 ms. Remains : 52/52 places, 64/64 transitions.
[2024-06-01 20:31:45] [INFO ] Flatten gal took : 12 ms
[2024-06-01 20:31:45] [INFO ] Flatten gal took : 8 ms
[2024-06-01 20:31:45] [INFO ] Input system was already deterministic with 64 transitions.
Starting structural reductions in LTL mode, iteration 0 : 52/52 places, 64/64 transitions.
Applied a total of 0 rules in 2 ms. Remains 52 /52 variables (removed 0) and now considering 64/64 (removed 0) transitions.
Finished structural reductions in LTL mode , in 1 iterations and 2 ms. Remains : 52/52 places, 64/64 transitions.
[2024-06-01 20:31:45] [INFO ] Flatten gal took : 7 ms
[2024-06-01 20:31:45] [INFO ] Flatten gal took : 7 ms
[2024-06-01 20:31:45] [INFO ] Input system was already deterministic with 64 transitions.
Starting structural reductions in LTL mode, iteration 0 : 52/52 places, 64/64 transitions.
Applied a total of 0 rules in 1 ms. Remains 52 /52 variables (removed 0) and now considering 64/64 (removed 0) transitions.
Finished structural reductions in LTL mode , in 1 iterations and 2 ms. Remains : 52/52 places, 64/64 transitions.
[2024-06-01 20:31:45] [INFO ] Flatten gal took : 7 ms
[2024-06-01 20:31:45] [INFO ] Flatten gal took : 8 ms
[2024-06-01 20:31:45] [INFO ] Input system was already deterministic with 64 transitions.
Starting structural reductions in LTL mode, iteration 0 : 52/52 places, 64/64 transitions.
Applied a total of 0 rules in 1 ms. Remains 52 /52 variables (removed 0) and now considering 64/64 (removed 0) transitions.
Finished structural reductions in LTL mode , in 1 iterations and 2 ms. Remains : 52/52 places, 64/64 transitions.
[2024-06-01 20:31:45] [INFO ] Flatten gal took : 6 ms
[2024-06-01 20:31:45] [INFO ] Flatten gal took : 7 ms
[2024-06-01 20:31:45] [INFO ] Input system was already deterministic with 64 transitions.
Starting structural reductions in LTL mode, iteration 0 : 52/52 places, 64/64 transitions.
Applied a total of 0 rules in 1 ms. Remains 52 /52 variables (removed 0) and now considering 64/64 (removed 0) transitions.
Finished structural reductions in LTL mode , in 1 iterations and 2 ms. Remains : 52/52 places, 64/64 transitions.
[2024-06-01 20:31:45] [INFO ] Flatten gal took : 5 ms
[2024-06-01 20:31:45] [INFO ] Flatten gal took : 7 ms
[2024-06-01 20:31:45] [INFO ] Input system was already deterministic with 64 transitions.
Starting structural reductions in SI_CTL mode, iteration 0 : 52/52 places, 64/64 transitions.
Applied a total of 0 rules in 6 ms. Remains 52 /52 variables (removed 0) and now considering 64/64 (removed 0) transitions.
Finished structural reductions in SI_CTL mode , in 1 iterations and 6 ms. Remains : 52/52 places, 64/64 transitions.
[2024-06-01 20:31:45] [INFO ] Flatten gal took : 5 ms
[2024-06-01 20:31:45] [INFO ] Flatten gal took : 6 ms
[2024-06-01 20:31:45] [INFO ] Input system was already deterministic with 64 transitions.
Starting structural reductions in LTL mode, iteration 0 : 52/52 places, 64/64 transitions.
Applied a total of 0 rules in 1 ms. Remains 52 /52 variables (removed 0) and now considering 64/64 (removed 0) transitions.
Finished structural reductions in LTL mode , in 1 iterations and 2 ms. Remains : 52/52 places, 64/64 transitions.
[2024-06-01 20:31:45] [INFO ] Flatten gal took : 6 ms
[2024-06-01 20:31:45] [INFO ] Flatten gal took : 6 ms
[2024-06-01 20:31:45] [INFO ] Input system was already deterministic with 64 transitions.
Starting structural reductions in LTL mode, iteration 0 : 52/52 places, 64/64 transitions.
Applied a total of 0 rules in 2 ms. Remains 52 /52 variables (removed 0) and now considering 64/64 (removed 0) transitions.
Finished structural reductions in LTL mode , in 1 iterations and 2 ms. Remains : 52/52 places, 64/64 transitions.
[2024-06-01 20:31:45] [INFO ] Flatten gal took : 5 ms
[2024-06-01 20:31:45] [INFO ] Flatten gal took : 6 ms
[2024-06-01 20:31:45] [INFO ] Input system was already deterministic with 64 transitions.
Starting structural reductions in LTL mode, iteration 0 : 52/52 places, 64/64 transitions.
Applied a total of 0 rules in 1 ms. Remains 52 /52 variables (removed 0) and now considering 64/64 (removed 0) transitions.
Finished structural reductions in LTL mode , in 1 iterations and 1 ms. Remains : 52/52 places, 64/64 transitions.
[2024-06-01 20:31:45] [INFO ] Flatten gal took : 6 ms
[2024-06-01 20:31:46] [INFO ] Flatten gal took : 6 ms
[2024-06-01 20:31:46] [INFO ] Input system was already deterministic with 64 transitions.
Starting structural reductions in LTL mode, iteration 0 : 52/52 places, 64/64 transitions.
Applied a total of 0 rules in 2 ms. Remains 52 /52 variables (removed 0) and now considering 64/64 (removed 0) transitions.
Finished structural reductions in LTL mode , in 1 iterations and 2 ms. Remains : 52/52 places, 64/64 transitions.
[2024-06-01 20:31:46] [INFO ] Flatten gal took : 6 ms
[2024-06-01 20:31:46] [INFO ] Flatten gal took : 7 ms
[2024-06-01 20:31:46] [INFO ] Input system was already deterministic with 64 transitions.
Starting structural reductions in LTL mode, iteration 0 : 52/52 places, 64/64 transitions.
Applied a total of 0 rules in 2 ms. Remains 52 /52 variables (removed 0) and now considering 64/64 (removed 0) transitions.
Finished structural reductions in LTL mode , in 1 iterations and 2 ms. Remains : 52/52 places, 64/64 transitions.
[2024-06-01 20:31:46] [INFO ] Flatten gal took : 6 ms
[2024-06-01 20:31:46] [INFO ] Flatten gal took : 7 ms
[2024-06-01 20:31:46] [INFO ] Input system was already deterministic with 64 transitions.
Starting structural reductions in LTL mode, iteration 0 : 52/52 places, 64/64 transitions.
Applied a total of 0 rules in 1 ms. Remains 52 /52 variables (removed 0) and now considering 64/64 (removed 0) transitions.
Finished structural reductions in LTL mode , in 1 iterations and 2 ms. Remains : 52/52 places, 64/64 transitions.
[2024-06-01 20:31:46] [INFO ] Flatten gal took : 5 ms
[2024-06-01 20:31:46] [INFO ] Flatten gal took : 6 ms
[2024-06-01 20:31:46] [INFO ] Input system was already deterministic with 64 transitions.
Starting structural reductions in LTL mode, iteration 0 : 52/52 places, 64/64 transitions.
Applied a total of 0 rules in 2 ms. Remains 52 /52 variables (removed 0) and now considering 64/64 (removed 0) transitions.
Finished structural reductions in LTL mode , in 1 iterations and 3 ms. Remains : 52/52 places, 64/64 transitions.
[2024-06-01 20:31:46] [INFO ] Flatten gal took : 5 ms
[2024-06-01 20:31:46] [INFO ] Flatten gal took : 6 ms
[2024-06-01 20:31:46] [INFO ] Input system was already deterministic with 64 transitions.
Starting structural reductions in LTL mode, iteration 0 : 52/52 places, 64/64 transitions.
Applied a total of 0 rules in 1 ms. Remains 52 /52 variables (removed 0) and now considering 64/64 (removed 0) transitions.
Finished structural reductions in LTL mode , in 1 iterations and 1 ms. Remains : 52/52 places, 64/64 transitions.
[2024-06-01 20:31:46] [INFO ] Flatten gal took : 5 ms
[2024-06-01 20:31:46] [INFO ] Flatten gal took : 6 ms
[2024-06-01 20:31:46] [INFO ] Input system was already deterministic with 64 transitions.
Starting structural reductions in SI_CTL mode, iteration 0 : 52/52 places, 64/64 transitions.
Applied a total of 0 rules in 4 ms. Remains 52 /52 variables (removed 0) and now considering 64/64 (removed 0) transitions.
Finished structural reductions in SI_CTL mode , in 1 iterations and 4 ms. Remains : 52/52 places, 64/64 transitions.
[2024-06-01 20:31:46] [INFO ] Flatten gal took : 5 ms
[2024-06-01 20:31:46] [INFO ] Flatten gal took : 5 ms
[2024-06-01 20:31:46] [INFO ] Input system was already deterministic with 64 transitions.
Starting structural reductions in LTL mode, iteration 0 : 52/52 places, 64/64 transitions.
Applied a total of 0 rules in 2 ms. Remains 52 /52 variables (removed 0) and now considering 64/64 (removed 0) transitions.
Finished structural reductions in LTL mode , in 1 iterations and 2 ms. Remains : 52/52 places, 64/64 transitions.
[2024-06-01 20:31:46] [INFO ] Flatten gal took : 4 ms
[2024-06-01 20:31:46] [INFO ] Flatten gal took : 5 ms
[2024-06-01 20:31:46] [INFO ] Input system was already deterministic with 64 transitions.
[2024-06-01 20:31:46] [INFO ] Flatten gal took : 6 ms
[2024-06-01 20:31:46] [INFO ] Flatten gal took : 7 ms
[2024-06-01 20:31:46] [INFO ] Export to MCC of 16 properties in file /home/mcc/execution/CTLFireability.sr.xml took 5 ms.
[2024-06-01 20:31:46] [INFO ] Export to PNML in file /home/mcc/execution/model.sr.pnml of net with 52 places, 64 transitions and 256 arcs took 5 ms.
Total runtime 6666 ms.
There are residual formulas that ITS could not solve within timeout
Usage: pnml2lts-sym [-gvqh] [--order=]
[--mu-opt] [--saturation=]
[--sat-granularity=] [--save-sat-levels]
[--guidance=] [-d|--deadlock]
[--action=] [-i|--invariant=STRING] [-n|--no-exit]
[--trace=] [--type=]
[--mu=.mu] [--ctl-star=.ctl]
[--ctl=.ctl] [--ltl=.ltl] [--dot=STRING]
[--save-levels=STRING] [--pg-solve] [--attr=]
[--saturating-attractor] [--write-strategy=.spg]
[--check-strategy] [--interactive-play] [--player]
[--pg-write=.spg] [--no-matrix] [--noack=<1|2>]
[--edge-label=] [--labels] [-m|--matrix]
[--mucalc=.mcf|] [-c|--cache]
[--allow-undefined-edges] [--allow-undefined-values]
[-p|--por= (default: heur)]
[--weak=[valmari] (default: uses stronger left-commutativity)]
[--leap] [-r|--regroup=<(T,)+>] [--sloan-w1=] [--sloan-w2=]
[--cw-max-cols=] [--cw-max-rows=] [--col-ins=<(C.C',)+>]
[--mh-timeout=] [--row-perm=<(R,)+>] [--col-perm=<(C,)+>]
[--graph-metrics] [--regroup-exit] [--regroup-time]
[-g|--pins-guards] [--vset=] [--ldd32-step=]
[--ldd32-cache=] [--ldd-step=] [--ldd-cache=]
[--cache-ratio=] [--max-increase=]
[--min-free-nodes=] [--fdd-bits=]
[--fdd-reorder=]
[--vset-cache-diff=] [--no-soundness-check] [--precise]
[--next-union] [--peak-nodes] [--maxsum=]
[--block-size=] [--cluster-size=] [-v] [-q]
[--debug=] [--stats] [--where] [--when]
[--timeout=INT] [--version] [-h|--help] [--usage]
[OPTIONS] []
Could not compute solution for formula : HypertorusGrid-PT-d2k2p1b00-CTLFireability-2024-00
Could not compute solution for formula : HypertorusGrid-PT-d2k2p1b00-CTLFireability-2024-01
Could not compute solution for formula : HypertorusGrid-PT-d2k2p1b00-CTLFireability-2024-02
Could not compute solution for formula : HypertorusGrid-PT-d2k2p1b00-CTLFireability-2024-03
Could not compute solution for formula : HypertorusGrid-PT-d2k2p1b00-CTLFireability-2024-04
Could not compute solution for formula : HypertorusGrid-PT-d2k2p1b00-CTLFireability-2024-05
Could not compute solution for formula : HypertorusGrid-PT-d2k2p1b00-CTLFireability-2024-06
Could not compute solution for formula : HypertorusGrid-PT-d2k2p1b00-CTLFireability-2024-07
Could not compute solution for formula : HypertorusGrid-PT-d2k2p1b00-CTLFireability-2024-08
Could not compute solution for formula : HypertorusGrid-PT-d2k2p1b00-CTLFireability-2024-09
Could not compute solution for formula : HypertorusGrid-PT-d2k2p1b00-CTLFireability-2024-10
Could not compute solution for formula : HypertorusGrid-PT-d2k2p1b00-CTLFireability-2024-11
Could not compute solution for formula : HypertorusGrid-PT-d2k2p1b00-CTLFireability-2023-12
Could not compute solution for formula : HypertorusGrid-PT-d2k2p1b00-CTLFireability-2023-13
Could not compute solution for formula : HypertorusGrid-PT-d2k2p1b00-CTLFireability-2023-14
Could not compute solution for formula : HypertorusGrid-PT-d2k2p1b00-CTLFireability-2023-15

BK_STOP 1717273906860

--------------------
content from stderr:

+ ulimit -s 65536
+ [[ -z '' ]]
+ export LTSMIN_MEM_SIZE=8589934592
+ LTSMIN_MEM_SIZE=8589934592
+ export PYTHONPATH=/home/mcc/BenchKit/itstools/pylibs
+ PYTHONPATH=/home/mcc/BenchKit/itstools/pylibs
+ export LD_LIBRARY_PATH=/home/mcc/BenchKit/itstools/pylibs:
+ LD_LIBRARY_PATH=/home/mcc/BenchKit/itstools/pylibs:
++ sed s/.jar//
++ perl -pe 's/.*\.//g'
++ ls /home/mcc/BenchKit/bin//../reducer/bin//../../itstools//itstools/plugins/fr.lip6.move.gal.application.pnmcc_1.0.0.202405141337.jar
+ VERSION=202405141337
+ echo 'Running Version 202405141337'
+ /home/mcc/BenchKit/bin//../reducer/bin//../../itstools//itstools/its-tools -pnfolder /home/mcc/execution -examination CTLFireability -timeout 360 -rebuildPNML
mcc2024
ctl formula name HypertorusGrid-PT-d2k2p1b00-CTLFireability-2024-00
ctl formula formula --ctl=/tmp/507/ctl_0_
ctl formula name HypertorusGrid-PT-d2k2p1b00-CTLFireability-2024-01
ctl formula formula --ctl=/tmp/507/ctl_1_
ctl formula name HypertorusGrid-PT-d2k2p1b00-CTLFireability-2024-02
ctl formula formula --ctl=/tmp/507/ctl_2_
ctl formula name HypertorusGrid-PT-d2k2p1b00-CTLFireability-2024-03
ctl formula formula --ctl=/tmp/507/ctl_3_
ctl formula name HypertorusGrid-PT-d2k2p1b00-CTLFireability-2024-04
ctl formula formula --ctl=/tmp/507/ctl_4_
ctl formula name HypertorusGrid-PT-d2k2p1b00-CTLFireability-2024-05
ctl formula formula --ctl=/tmp/507/ctl_5_
ctl formula name HypertorusGrid-PT-d2k2p1b00-CTLFireability-2024-06
ctl formula formula --ctl=/tmp/507/ctl_6_
ctl formula name HypertorusGrid-PT-d2k2p1b00-CTLFireability-2024-07
ctl formula formula --ctl=/tmp/507/ctl_7_
ctl formula name HypertorusGrid-PT-d2k2p1b00-CTLFireability-2024-08
ctl formula formula --ctl=/tmp/507/ctl_8_
ctl formula name HypertorusGrid-PT-d2k2p1b00-CTLFireability-2024-09
ctl formula formula --ctl=/tmp/507/ctl_9_
ctl formula name HypertorusGrid-PT-d2k2p1b00-CTLFireability-2024-10
ctl formula formula --ctl=/tmp/507/ctl_10_
ctl formula name HypertorusGrid-PT-d2k2p1b00-CTLFireability-2024-11
ctl formula formula --ctl=/tmp/507/ctl_11_
ctl formula name HypertorusGrid-PT-d2k2p1b00-CTLFireability-2023-12
ctl formula formula --ctl=/tmp/507/ctl_12_
ctl formula name HypertorusGrid-PT-d2k2p1b00-CTLFireability-2023-13
ctl formula formula --ctl=/tmp/507/ctl_13_
ctl formula name HypertorusGrid-PT-d2k2p1b00-CTLFireability-2023-14
ctl formula formula --ctl=/tmp/507/ctl_14_
ctl formula name HypertorusGrid-PT-d2k2p1b00-CTLFireability-2023-15
ctl formula formula --ctl=/tmp/507/ctl_15_
pnml2lts-sym, ** error **: unknown vector set implementation lddmc

Sequence of Actions to be Executed by the VM

This is useful if one wants to reexecute the tool in the VM from the submitted image disk.

set -x
# this is for BenchKit: configuration of major elements for the test
export BK_INPUT="HypertorusGrid-PT-d2k2p1b00"
export BK_EXAMINATION="CTLFireability"
export BK_TOOL="ltsminxred"
export BK_RESULT_DIR="/tmp/BK_RESULTS/OUTPUTS"
export BK_TIME_CONFINEMENT="3600"
export BK_MEMORY_CONFINEMENT="16384"
export BK_BIN_PATH="/home/mcc/BenchKit/bin/"

# this is specific to your benchmark or test

export BIN_DIR="$HOME/BenchKit/bin"

# remove the execution directoty if it exists (to avoid increse of .vmdk images)
if [ -d execution ] ; then
rm -rf execution
fi

# this is for BenchKit: explicit launching of the test
echo "====================================================================="
echo " Generated by BenchKit 2-5568"
echo " Executing tool ltsminxred"
echo " Input is HypertorusGrid-PT-d2k2p1b00, examination is CTLFireability"
echo " Time confinement is $BK_TIME_CONFINEMENT seconds"
echo " Memory confinement is 16384 MBytes"
echo " Number of cores is 4"
echo " Run identifier is r500-smll-171649587900290"
echo "====================================================================="
echo
echo "--------------------"
echo "preparation of the directory to be used:"

tar xzf /home/mcc/BenchKit/INPUTS/HypertorusGrid-PT-d2k2p1b00.tgz
mv HypertorusGrid-PT-d2k2p1b00 execution
cd execution
if [ "CTLFireability" = "ReachabilityDeadlock" ] || [ "CTLFireability" = "UpperBounds" ] || [ "CTLFireability" = "QuasiLiveness" ] || [ "CTLFireability" = "StableMarking" ] || [ "CTLFireability" = "Liveness" ] || [ "CTLFireability" = "OneSafe" ] || [ "CTLFireability" = "StateSpace" ]; then
rm -f GenericPropertiesVerdict.xml
fi
pwd
ls -lh

echo
echo "--------------------"
echo "content from stdout:"
echo
echo "=== Data for post analysis generated by BenchKit (invocation template)"
echo
if [ "CTLFireability" = "UpperBounds" ] ; then
echo "The expected result is a vector of positive values"
echo NUM_VECTOR
elif [ "CTLFireability" != "StateSpace" ] ; then
echo "The expected result is a vector of booleans"
echo BOOL_VECTOR
else
echo "no data necessary for post analysis"
fi
echo
if [ -f "CTLFireability.txt" ] ; then
echo "here is the order used to build the result vector(from text file)"
for x in $(grep Property CTLFireability.txt | cut -d ' ' -f 2 | sort -u) ; do
echo "FORMULA_NAME $x"
done
elif [ -f "CTLFireability.xml" ] ; then # for cunf (txt files deleted;-)
echo echo "here is the order used to build the result vector(from xml file)"
for x in $(grep '' CTLFireability.xml | cut -d '>' -f 2 | cut -d '<' -f 1 | sort -u) ; do
echo "FORMULA_NAME $x"
done
elif [ "CTLFireability" = "ReachabilityDeadlock" ] || [ "CTLFireability" = "QuasiLiveness" ] || [ "CTLFireability" = "StableMarking" ] || [ "CTLFireability" = "Liveness" ] || [ "CTLFireability" = "OneSafe" ] ; then
echo "FORMULA_NAME CTLFireability"
fi
echo
echo "=== Now, execution of the tool begins"
echo
echo -n "BK_START "
date -u +%s%3N
echo
timeout -s 9 $BK_TIME_CONFINEMENT bash -c "/home/mcc/BenchKit/BenchKit_head.sh 2> STDERR ; echo ; echo -n \"BK_STOP \" ; date -u +%s%3N"
if [ $? -eq 137 ] ; then
echo
echo "BK_TIME_CONFINEMENT_REACHED"
fi
echo
echo "--------------------"
echo "content from stderr:"
echo
cat STDERR ;