fond
Model Checking Contest 2024
14th edition, Geneva, Switzerland, June 25, 2024
Execution of r357-tall-171683762800194
Last Updated
July 7, 2024

About the Execution of LoLA for ShieldIIPt-PT-002A

Execution Summary
Max Memory
Used (MB)
Time wait (ms) CPU Usage (ms) I/O Wait (ms) Computed Result Execution
Status
316.508 13421.00 13388.00 147.80 TFFTFTFFFTFTTTFT normal

Execution Chart

We display below the execution chart for this examination (boot time has been removed).

Trace from the execution

Formatting '/data/fkordon/mcc2024-input.r357-tall-171683762800194.qcow2', fmt=qcow2 size=4294967296 backing_file=/data/fkordon/mcc2024-input.qcow2 backing_fmt=qcow2 cluster_size=65536 lazy_refcounts=off refcount_bits=16
Waiting for the VM to be ready (probing ssh)
..........................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................
=====================================================================
Generated by BenchKit 2-5568
Executing tool lola
Input is ShieldIIPt-PT-002A, examination is CTLFireability
Time confinement is 3600 seconds
Memory confinement is 16384 MBytes
Number of cores is 4
Run identifier is r357-tall-171683762800194
=====================================================================

--------------------
preparation of the directory to be used:
/home/mcc/execution
total 448K
-rw-r--r-- 1 mcc users 6.5K May 14 13:22 CTLCardinality.txt
-rw-r--r-- 1 mcc users 72K May 14 13:22 CTLCardinality.xml
-rw-r--r-- 1 mcc users 4.8K May 14 13:22 CTLFireability.txt
-rw-r--r-- 1 mcc users 46K May 14 13:22 CTLFireability.xml
-rw-r--r-- 1 mcc users 4.2K May 18 16:43 GenericPropertiesDefinition.xml
-rw-r--r-- 1 mcc users 6.6K May 18 16:43 GenericPropertiesVerdict.xml
-rw-r--r-- 1 mcc users 3.3K Apr 23 07:52 LTLCardinality.txt
-rw-r--r-- 1 mcc users 22K Apr 23 07:52 LTLCardinality.xml
-rw-r--r-- 1 mcc users 2.2K Apr 23 07:52 LTLFireability.txt
-rw-r--r-- 1 mcc users 18K Apr 23 07:52 LTLFireability.xml
-rw-r--r-- 1 mcc users 12K Apr 12 20:44 ReachabilityCardinality.txt
-rw-r--r-- 1 mcc users 127K Apr 12 20:44 ReachabilityCardinality.xml
-rw-r--r-- 1 mcc users 7.4K Apr 12 20:43 ReachabilityFireability.txt
-rw-r--r-- 1 mcc users 63K Apr 12 20:43 ReachabilityFireability.xml
-rw-r--r-- 1 mcc users 1.6K Apr 23 07:52 UpperBounds.txt
-rw-r--r-- 1 mcc users 3.7K Apr 23 07:52 UpperBounds.xml
-rw-r--r-- 1 mcc users 6 May 18 16:43 equiv_col
-rw-r--r-- 1 mcc users 5 May 18 16:43 instance
-rw-r--r-- 1 mcc users 6 May 18 16:43 iscolored
-rw-r--r-- 1 mcc users 12K May 18 16:43 model.pnml

--------------------
content from stdout:

=== Data for post analysis generated by BenchKit (invocation template)

The expected result is a vector of booleans
BOOL_VECTOR

here is the order used to build the result vector(from text file)
FORMULA_NAME ShieldIIPt-PT-002A-CTLFireability-2024-00
FORMULA_NAME ShieldIIPt-PT-002A-CTLFireability-2024-01
FORMULA_NAME ShieldIIPt-PT-002A-CTLFireability-2024-02
FORMULA_NAME ShieldIIPt-PT-002A-CTLFireability-2024-03
FORMULA_NAME ShieldIIPt-PT-002A-CTLFireability-2024-04
FORMULA_NAME ShieldIIPt-PT-002A-CTLFireability-2024-05
FORMULA_NAME ShieldIIPt-PT-002A-CTLFireability-2024-06
FORMULA_NAME ShieldIIPt-PT-002A-CTLFireability-2024-07
FORMULA_NAME ShieldIIPt-PT-002A-CTLFireability-2024-08
FORMULA_NAME ShieldIIPt-PT-002A-CTLFireability-2024-09
FORMULA_NAME ShieldIIPt-PT-002A-CTLFireability-2024-10
FORMULA_NAME ShieldIIPt-PT-002A-CTLFireability-2024-11
FORMULA_NAME ShieldIIPt-PT-002A-CTLFireability-2023-12
FORMULA_NAME ShieldIIPt-PT-002A-CTLFireability-2023-13
FORMULA_NAME ShieldIIPt-PT-002A-CTLFireability-2023-14
FORMULA_NAME ShieldIIPt-PT-002A-CTLFireability-2023-15

=== Now, execution of the tool begins

BK_START 1717104836126

FORMULA ShieldIIPt-PT-002A-CTLFireability-2024-06 FALSE TECHNIQUES COLLATERAL_PROCESSING EXPLICIT TOPOLOGICAL STATE_COMPRESSION STUBBORN_SETS USE_NUPN UNFOLDING_TO_PT
FORMULA ShieldIIPt-PT-002A-CTLFireability-2024-01 FALSE TECHNIQUES COLLATERAL_PROCESSING EXPLICIT TOPOLOGICAL STATE_COMPRESSION STUBBORN_SETS USE_NUPN UNFOLDING_TO_PT
FORMULA ShieldIIPt-PT-002A-CTLFireability-2024-10 FALSE TECHNIQUES COLLATERAL_PROCESSING EXPLICIT TOPOLOGICAL STATE_COMPRESSION STUBBORN_SETS USE_NUPN UNFOLDING_TO_PT
FORMULA ShieldIIPt-PT-002A-CTLFireability-2023-15 TRUE TECHNIQUES COLLATERAL_PROCESSING EXPLICIT TOPOLOGICAL STATE_COMPRESSION STUBBORN_SETS USE_NUPN UNFOLDING_TO_PT
FORMULA ShieldIIPt-PT-002A-CTLFireability-2023-13 TRUE TECHNIQUES COLLATERAL_PROCESSING EXPLICIT TOPOLOGICAL STATE_COMPRESSION STUBBORN_SETS USE_NUPN UNFOLDING_TO_PT
FORMULA ShieldIIPt-PT-002A-CTLFireability-2023-12 TRUE TECHNIQUES COLLATERAL_PROCESSING EXPLICIT TOPOLOGICAL STATE_COMPRESSION STUBBORN_SETS USE_NUPN UNFOLDING_TO_PT
FORMULA ShieldIIPt-PT-002A-CTLFireability-2024-11 TRUE TECHNIQUES COLLATERAL_PROCESSING EXPLICIT TOPOLOGICAL STATE_COMPRESSION STUBBORN_SETS USE_NUPN UNFOLDING_TO_PT
FORMULA ShieldIIPt-PT-002A-CTLFireability-2024-09 TRUE TECHNIQUES COLLATERAL_PROCESSING EXPLICIT TOPOLOGICAL STATE_COMPRESSION STUBBORN_SETS USE_NUPN UNFOLDING_TO_PT
FORMULA ShieldIIPt-PT-002A-CTLFireability-2024-08 FALSE TECHNIQUES COLLATERAL_PROCESSING EXPLICIT TOPOLOGICAL STATE_COMPRESSION STUBBORN_SETS USE_NUPN UNFOLDING_TO_PT
FORMULA ShieldIIPt-PT-002A-CTLFireability-2024-00 TRUE TECHNIQUES COLLATERAL_PROCESSING EXPLICIT TOPOLOGICAL STATE_COMPRESSION STUBBORN_SETS USE_NUPN UNFOLDING_TO_PT
FORMULA ShieldIIPt-PT-002A-CTLFireability-2024-03 TRUE TECHNIQUES COLLATERAL_PROCESSING EXPLICIT TOPOLOGICAL STATE_COMPRESSION STUBBORN_SETS USE_NUPN UNFOLDING_TO_PT
FORMULA ShieldIIPt-PT-002A-CTLFireability-2023-14 FALSE TECHNIQUES COLLATERAL_PROCESSING EXPLICIT TOPOLOGICAL STATE_COMPRESSION STUBBORN_SETS USE_NUPN UNFOLDING_TO_PT
FORMULA ShieldIIPt-PT-002A-CTLFireability-2024-05 TRUE TECHNIQUES COLLATERAL_PROCESSING EXPLICIT TOPOLOGICAL STATE_COMPRESSION STUBBORN_SETS USE_NUPN UNFOLDING_TO_PT
FORMULA ShieldIIPt-PT-002A-CTLFireability-2024-07 FALSE TECHNIQUES COLLATERAL_PROCESSING EXPLICIT TOPOLOGICAL STATE_COMPRESSION STUBBORN_SETS USE_NUPN UNFOLDING_TO_PT
FORMULA ShieldIIPt-PT-002A-CTLFireability-2024-02 FALSE TECHNIQUES COLLATERAL_PROCESSING EXPLICIT TOPOLOGICAL STATE_COMPRESSION STUBBORN_SETS USE_NUPN UNFOLDING_TO_PT
FORMULA ShieldIIPt-PT-002A-CTLFireability-2024-04 FALSE TECHNIQUES COLLATERAL_PROCESSING EXPLICIT TOPOLOGICAL STATE_COMPRESSION STUBBORN_SETS USE_NUPN UNFOLDING_TO_PT
[lola] FINAL RESULTS
[lola]  FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
[lola] ShieldIIPt-PT-002A-CTLFireability-2024-00: CTL true CTL model checker
[lola] ShieldIIPt-PT-002A-CTLFireability-2024-01: CTL false CTL model checker
[lola] ShieldIIPt-PT-002A-CTLFireability-2024-02: CTL false CTL model checker
[lola] ShieldIIPt-PT-002A-CTLFireability-2024-03: AGEF true tscc_search
[lola] ShieldIIPt-PT-002A-CTLFireability-2024-04: CTL false CTL model checker
[lola] ShieldIIPt-PT-002A-CTLFireability-2024-05: CTL true CTL model checker
[lola] ShieldIIPt-PT-002A-CTLFireability-2024-06: INITIAL false preprocessing
[lola] ShieldIIPt-PT-002A-CTLFireability-2024-07: CTL false CTL model checker
[lola] ShieldIIPt-PT-002A-CTLFireability-2024-08: CTL false CTL model checker
[lola] ShieldIIPt-PT-002A-CTLFireability-2024-09: CTL true CTL model checker
[lola] ShieldIIPt-PT-002A-CTLFireability-2024-10: AXAG false state space /EXEF
[lola] ShieldIIPt-PT-002A-CTLFireability-2024-11: CTL true CTL model checker
[lola] ShieldIIPt-PT-002A-CTLFireability-2023-12: CTL true CTL model checker
[lola] ShieldIIPt-PT-002A-CTLFireability-2023-13: CTL true CTL model checker
[lola] ShieldIIPt-PT-002A-CTLFireability-2023-14: DISJ false DISJ
[lola] ShieldIIPt-PT-002A-CTLFireability-2023-15: CTL true CTL model checker
[lola]
[lola] Time elapsed: 13 secs. Pages in use: 4

BK_STOP 1717104849547

--------------------
content from stderr:

[lola][I] LoLA will run for 3600 seconds at most (--timelimit)
[lola][W] unknown unit in memory specification: using default
[lola][I] MEM LIMIT 5
[lola][I] NET
[lola][I] reading net from model.pnml
[lola][I] input: PNML file (--pnmlnet)
[lola][I] reading pnml
[lola][I] PNML file contains place/transition net
[lola][I] closed net file model.pnml
[lola][I] finished parsing
[lola][I] Reading formula.
[lola][I] Using XML format (--xmlformula)
[lola][I] reading XML formula
[lola][I] reading formula from CTLFireability.xml
[lola][I] Rule S: 0 transitions removed,0 places removed
[lola][I] LAUNCH task # 19 (type CNST) for 18 ShieldIIPt-PT-002A-CTLFireability-2024-06
[lola][I] time limit : 0 sec
[lola][I] memory limit: 0 pages
[lola][I] FINISHED task # 19 (type CNST) for ShieldIIPt-PT-002A-CTLFireability-2024-06
[lola][I] result : false
[lola][I] LAUNCH task # 4 (type EXCL) for 3 ShieldIIPt-PT-002A-CTLFireability-2024-01
[lola][I] time limit : 179 sec
[lola][I] memory limit: 2000 pages
[lola][I] LAUNCH task # 57 (type FNDP) for 42 ShieldIIPt-PT-002A-CTLFireability-2023-14
[lola][I] time limit : 32000000 sec
[lola][I] memory limit: 5 pages
[lola][I] LAUNCH task # 58 (type EQUN) for 42 ShieldIIPt-PT-002A-CTLFireability-2023-14
[lola][I] time limit : 32000000 sec
[lola][I] memory limit: 5 pages
[lola][I] LAUNCH task # 63 (type EQUN) for 9 ShieldIIPt-PT-002A-CTLFireability-2024-03
[lola][I] time limit : 32000000 sec
[lola][I] memory limit: 5 pages
[lola][I] FINISHED task # 57 (type FNDP) for ShieldIIPt-PT-002A-CTLFireability-2023-14
[lola][I] result : true
[lola][I] tried executions : 1
[lola][I] time used : 0
[lola][I] memory pages used : 0
[lola][W] CANCELED task # 58 (type EQUN) for ShieldIIPt-PT-002A-CTLFireability-2023-14 (obsolete)
[lola][I] LAUNCH task # 65 (type EQUN) for 9 ShieldIIPt-PT-002A-CTLFireability-2024-03
[lola][I] time limit : 32000000 sec
[lola][I] memory limit: 5 pages
[lola][I] FINISHED task # 63 (type EQUN) for ShieldIIPt-PT-002A-CTLFireability-2024-03
[lola][I] result : unknown
[lola][I] FINISHED task # 58 (type EQUN) for ShieldIIPt-PT-002A-CTLFireability-2023-14
[lola][I] result : true
[lola][I] LAUNCH task # 69 (type EQUN) for 30 ShieldIIPt-PT-002A-CTLFireability-2024-10
[lola][I] time limit : 32000000 sec
[lola][I] memory limit: 5 pages
[lola][I] LAUNCH task # 71 (type FNDP) for 42 ShieldIIPt-PT-002A-CTLFireability-2023-14
[lola][I] time limit : 32000000 sec
[lola][I] memory limit: 5 pages
[lola][I] FINISHED task # 71 (type FNDP) for ShieldIIPt-PT-002A-CTLFireability-2023-14
[lola][I] result : true
[lola][I] tried executions : 1
[lola][I] time used : 0
[lola][I] memory pages used : 0
[lola][I] FINISHED task # 65 (type EQUN) for ShieldIIPt-PT-002A-CTLFireability-2024-03
[lola][I] result : true
[lola][I] FINISHED task # 69 (type EQUN) for ShieldIIPt-PT-002A-CTLFireability-2024-10
[lola][I] result : unknown
[lola][I]  FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
[lola][.] ShieldIIPt-PT-002A-CTLFireability-2024-06: INITIAL false preprocessing
[lola][.]
[lola][.]  PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
[lola][.] ShieldIIPt-PT-002A-CTLFireability-2024-00: CTL 0 1 0 0 1 0 0 0
[lola][.] ShieldIIPt-PT-002A-CTLFireability-2024-01: CTL 0 0 1 0 1 0 0 0
[lola][.] ShieldIIPt-PT-002A-CTLFireability-2024-02: CTL 0 1 0 0 1 0 0 0
[lola][.] ShieldIIPt-PT-002A-CTLFireability-2024-03: AGEF 0 1 0 0 3 0 0 0
[lola][.] ShieldIIPt-PT-002A-CTLFireability-2024-04: CTL 0 1 0 0 1 0 0 0
[lola][.] ShieldIIPt-PT-002A-CTLFireability-2024-05: CTL 0 1 0 0 1 0 0 0
[lola][.] ShieldIIPt-PT-002A-CTLFireability-2024-07: CTL 0 1 0 0 1 0 0 0
[lola][.] ShieldIIPt-PT-002A-CTLFireability-2024-08: CTL 0 1 0 0 1 0 0 0
[lola][.] ShieldIIPt-PT-002A-CTLFireability-2024-09: CTL 0 1 0 0 1 0 0 0
[lola][.] ShieldIIPt-PT-002A-CTLFireability-2024-10: AXAG 0 1 0 0 2 0 0 0
[lola][.] ShieldIIPt-PT-002A-CTLFireability-2024-11: CTL 0 1 0 0 1 0 0 0
[lola][.] ShieldIIPt-PT-002A-CTLFireability-2023-12: CTL 0 1 0 0 1 0 0 0
[lola][.] ShieldIIPt-PT-002A-CTLFireability-2023-13: CTL 0 1 0 0 1 0 0 0
[lola][.] ShieldIIPt-PT-002A-CTLFireability-2023-14: DISJ 0 1 0 0 6 0 0 3
[lola][.] ShieldIIPt-PT-002A-CTLFireability-2023-15: CTL 0 1 0 0 1 0 0 0
[lola][.]
[lola][.]  TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
[lola][.] 4 CTL EXCL 5/239 4/2000 ShieldIIPt-PT-002A-CTLFireability-2024-01 819090 m, 163818 m/sec, 5021922 t fired, .
[lola][.]
[lola][.] Time elapsed: 6 secs. Pages in use: 4
[lola][.] # running tasks: 1 of 4. Visible: 16
[lola][I] FINISHED task # 4 (type EXCL) for ShieldIIPt-PT-002A-CTLFireability-2024-01
[lola][I] result : false
[lola][I] markings : 819200
[lola][I] fired transitions : 6881280
[lola][I] time used : 7
[lola][I] memory pages used : 4
[lola][I] LAUNCH task # 67 (type EXCL) for 30 ShieldIIPt-PT-002A-CTLFireability-2024-10
[lola][I] time limit : 256 sec
[lola][I] memory limit: 2000 pages
[lola][I] FINISHED task # 67 (type EXCL) for ShieldIIPt-PT-002A-CTLFireability-2024-10
[lola][I] result : true
[lola][I] markings : 1
[lola][I] time used : 0
[lola][I] memory pages used : 1
[lola][I] LAUNCH task # 54 (type EXCL) for 53 ShieldIIPt-PT-002A-CTLFireability-2023-15
[lola][I] time limit : 276 sec
[lola][I] memory limit: 2000 pages
[lola][I] FINISHED task # 54 (type EXCL) for ShieldIIPt-PT-002A-CTLFireability-2023-15
[lola][I] result : true
[lola][I] markings : 761
[lola][I] fired transitions : 2161
[lola][I] time used : 0
[lola][I] memory pages used : 1
[lola][I] LAUNCH task # 40 (type EXCL) for 39 ShieldIIPt-PT-002A-CTLFireability-2023-13
[lola][I] time limit : 299 sec
[lola][I] memory limit: 2000 pages
[lola][I] FINISHED task # 40 (type EXCL) for ShieldIIPt-PT-002A-CTLFireability-2023-13
[lola][I] result : true
[lola][I] markings : 1
[lola][I] fired transitions : 2
[lola][I] time used : 0
[lola][I] memory pages used : 1
[lola][I] LAUNCH task # 37 (type EXCL) for 36 ShieldIIPt-PT-002A-CTLFireability-2023-12
[lola][I] time limit : 326 sec
[lola][I] memory limit: 2000 pages
[lola][I] FINISHED task # 37 (type EXCL) for ShieldIIPt-PT-002A-CTLFireability-2023-12
[lola][I] result : true
[lola][I] markings : 79
[lola][I] fired transitions : 187
[lola][I] time used : 0
[lola][I] memory pages used : 1
[lola][I] LAUNCH task # 34 (type EXCL) for 33 ShieldIIPt-PT-002A-CTLFireability-2024-11
[lola][I] time limit : 359 sec
[lola][I] memory limit: 2000 pages
[lola][I] FINISHED task # 34 (type EXCL) for ShieldIIPt-PT-002A-CTLFireability-2024-11
[lola][I] result : true
[lola][I] markings : 2
[lola][I] fired transitions : 2
[lola][I] time used : 0
[lola][I] memory pages used : 1
[lola][I] LAUNCH task # 28 (type EXCL) for 27 ShieldIIPt-PT-002A-CTLFireability-2024-09
[lola][I] time limit : 399 sec
[lola][I] memory limit: 2000 pages
[lola][I] FINISHED task # 28 (type EXCL) for ShieldIIPt-PT-002A-CTLFireability-2024-09
[lola][I] result : true
[lola][I] markings : 1
[lola][I] time used : 0
[lola][I] memory pages used : 1
[lola][I] LAUNCH task # 25 (type EXCL) for 24 ShieldIIPt-PT-002A-CTLFireability-2024-08
[lola][I] time limit : 449 sec
[lola][I] memory limit: 2000 pages
[lola][I] FINISHED task # 25 (type EXCL) for ShieldIIPt-PT-002A-CTLFireability-2024-08
[lola][I] result : false
[lola][I] markings : 1
[lola][I] fired transitions : 1
[lola][I] time used : 0
[lola][I] memory pages used : 1
[lola][I] LAUNCH task # 1 (type EXCL) for 0 ShieldIIPt-PT-002A-CTLFireability-2024-00
[lola][I] time limit : 513 sec
[lola][I] memory limit: 2000 pages
[lola][I] FINISHED task # 1 (type EXCL) for ShieldIIPt-PT-002A-CTLFireability-2024-00
[lola][I] result : true
[lola][I] markings : 4622
[lola][I] fired transitions : 10345
[lola][I] time used : 0
[lola][I] memory pages used : 1
[lola][I] LAUNCH task # 60 (type EXCL) for 9 ShieldIIPt-PT-002A-CTLFireability-2024-03
[lola][I] time limit : 598 sec
[lola][I] memory limit: 2000 pages
[lola][I] FINISHED task # 60 (type EXCL) for ShieldIIPt-PT-002A-CTLFireability-2024-03
[lola][I] result : true
[lola][I] markings : 409601
[lola][I] fired transitions : 2328725
[lola][I] time used : 1
[lola][I] memory pages used : 2
[lola][I] LAUNCH task # 49 (type EXCL) for 42 ShieldIIPt-PT-002A-CTLFireability-2023-14
[lola][I] time limit : 718 sec
[lola][I] memory limit: 2000 pages
[lola][I] FINISHED task # 49 (type EXCL) for ShieldIIPt-PT-002A-CTLFireability-2023-14
[lola][I] result : false
[lola][I] markings : 4
[lola][I] fired transitions : 5
[lola][I] time used : 0
[lola][I] memory pages used : 1
[lola][I] LAUNCH task # 16 (type EXCL) for 15 ShieldIIPt-PT-002A-CTLFireability-2024-05
[lola][I] time limit : 897 sec
[lola][I] memory limit: 2000 pages
[lola][I] FINISHED task # 16 (type EXCL) for ShieldIIPt-PT-002A-CTLFireability-2024-05
[lola][I] result : true
[lola][I] markings : 176
[lola][I] fired transitions : 356
[lola][I] time used : 0
[lola][I] memory pages used : 1
[lola][I] LAUNCH task # 22 (type EXCL) for 21 ShieldIIPt-PT-002A-CTLFireability-2024-07
[lola][I] time limit : 1197 sec
[lola][I] memory limit: 2000 pages
[lola][I]  FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
[lola][.] ShieldIIPt-PT-002A-CTLFireability-2024-00: CTL true CTL model checker
[lola][.] ShieldIIPt-PT-002A-CTLFireability-2024-01: CTL false CTL model checker
[lola][.] ShieldIIPt-PT-002A-CTLFireability-2024-03: AGEF true tscc_search
[lola][.] ShieldIIPt-PT-002A-CTLFireability-2024-05: CTL true CTL model checker
[lola][.] ShieldIIPt-PT-002A-CTLFireability-2024-06: INITIAL false preprocessing
[lola][.] ShieldIIPt-PT-002A-CTLFireability-2024-08: CTL false CTL model checker
[lola][.] ShieldIIPt-PT-002A-CTLFireability-2024-09: CTL true CTL model checker
[lola][.] ShieldIIPt-PT-002A-CTLFireability-2024-10: AXAG false state space /EXEF
[lola][.] ShieldIIPt-PT-002A-CTLFireability-2024-11: CTL true CTL model checker
[lola][.] ShieldIIPt-PT-002A-CTLFireability-2023-12: CTL true CTL model checker
[lola][.] ShieldIIPt-PT-002A-CTLFireability-2023-13: CTL true CTL model checker
[lola][.] ShieldIIPt-PT-002A-CTLFireability-2023-14: DISJ false DISJ
[lola][.] ShieldIIPt-PT-002A-CTLFireability-2023-15: CTL true CTL model checker
[lola][.]
[lola][.]  PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
[lola][.] ShieldIIPt-PT-002A-CTLFireability-2024-02: CTL 0 1 0 0 1 0 0 0
[lola][.] ShieldIIPt-PT-002A-CTLFireability-2024-04: CTL 0 1 0 0 1 0 0 0
[lola][.] ShieldIIPt-PT-002A-CTLFireability-2024-07: CTL 0 0 1 0 1 0 0 0
[lola][.]
[lola][.]  TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
[lola][.] 22 CTL EXCL 2/1197 2/2000 ShieldIIPt-PT-002A-CTLFireability-2024-07 335664 m, 67132 m/sec, 2176211 t fired, .
[lola][.]
[lola][.] Time elapsed: 11 secs. Pages in use: 4
[lola][.] # running tasks: 1 of 4. Visible: 16
[lola][I] FINISHED task # 22 (type EXCL) for ShieldIIPt-PT-002A-CTLFireability-2024-07
[lola][I] result : false
[lola][I] markings : 341761
[lola][I] fired transitions : 2464179
[lola][I] time used : 2
[lola][I] memory pages used : 2
[lola][I] LAUNCH task # 7 (type EXCL) for 6 ShieldIIPt-PT-002A-CTLFireability-2024-02
[lola][I] time limit : 1794 sec
[lola][I] memory limit: 2000 pages
[lola][I] FINISHED task # 7 (type EXCL) for ShieldIIPt-PT-002A-CTLFireability-2024-02
[lola][I] result : false
[lola][I] markings : 100146
[lola][I] fired transitions : 728616
[lola][I] time used : 0
[lola][I] memory pages used : 1
[lola][I] LAUNCH task # 13 (type EXCL) for 12 ShieldIIPt-PT-002A-CTLFireability-2024-04
[lola][I] time limit : 3589 sec
[lola][I] memory limit: 2000 pages
[lola][I] FINISHED task # 13 (type EXCL) for ShieldIIPt-PT-002A-CTLFireability-2024-04
[lola][I] result : false
[lola][I] markings : 203921
[lola][I] fired transitions : 2720620
[lola][I] time used : 2
[lola][I] memory pages used : 1
[lola][I] Portfolio finished: no open formulas

Sequence of Actions to be Executed by the VM

This is useful if one wants to reexecute the tool in the VM from the submitted image disk.

set -x
# this is for BenchKit: configuration of major elements for the test
export BK_INPUT="ShieldIIPt-PT-002A"
export BK_EXAMINATION="CTLFireability"
export BK_TOOL="lola"
export BK_RESULT_DIR="/tmp/BK_RESULTS/OUTPUTS"
export BK_TIME_CONFINEMENT="3600"
export BK_MEMORY_CONFINEMENT="16384"
export BK_BIN_PATH="/home/mcc/BenchKit/bin/"

# this is specific to your benchmark or test

export BIN_DIR="$HOME/BenchKit/bin"

# remove the execution directoty if it exists (to avoid increse of .vmdk images)
if [ -d execution ] ; then
rm -rf execution
fi

# this is for BenchKit: explicit launching of the test
echo "====================================================================="
echo " Generated by BenchKit 2-5568"
echo " Executing tool lola"
echo " Input is ShieldIIPt-PT-002A, examination is CTLFireability"
echo " Time confinement is $BK_TIME_CONFINEMENT seconds"
echo " Memory confinement is 16384 MBytes"
echo " Number of cores is 4"
echo " Run identifier is r357-tall-171683762800194"
echo "====================================================================="
echo
echo "--------------------"
echo "preparation of the directory to be used:"

tar xzf /home/mcc/BenchKit/INPUTS/ShieldIIPt-PT-002A.tgz
mv ShieldIIPt-PT-002A execution
cd execution
if [ "CTLFireability" = "ReachabilityDeadlock" ] || [ "CTLFireability" = "UpperBounds" ] || [ "CTLFireability" = "QuasiLiveness" ] || [ "CTLFireability" = "StableMarking" ] || [ "CTLFireability" = "Liveness" ] || [ "CTLFireability" = "OneSafe" ] || [ "CTLFireability" = "StateSpace" ]; then
rm -f GenericPropertiesVerdict.xml
fi
pwd
ls -lh

echo
echo "--------------------"
echo "content from stdout:"
echo
echo "=== Data for post analysis generated by BenchKit (invocation template)"
echo
if [ "CTLFireability" = "UpperBounds" ] ; then
echo "The expected result is a vector of positive values"
echo NUM_VECTOR
elif [ "CTLFireability" != "StateSpace" ] ; then
echo "The expected result is a vector of booleans"
echo BOOL_VECTOR
else
echo "no data necessary for post analysis"
fi
echo
if [ -f "CTLFireability.txt" ] ; then
echo "here is the order used to build the result vector(from text file)"
for x in $(grep Property CTLFireability.txt | cut -d ' ' -f 2 | sort -u) ; do
echo "FORMULA_NAME $x"
done
elif [ -f "CTLFireability.xml" ] ; then # for cunf (txt files deleted;-)
echo echo "here is the order used to build the result vector(from xml file)"
for x in $(grep '' CTLFireability.xml | cut -d '>' -f 2 | cut -d '<' -f 1 | sort -u) ; do
echo "FORMULA_NAME $x"
done
elif [ "CTLFireability" = "ReachabilityDeadlock" ] || [ "CTLFireability" = "QuasiLiveness" ] || [ "CTLFireability" = "StableMarking" ] || [ "CTLFireability" = "Liveness" ] || [ "CTLFireability" = "OneSafe" ] ; then
echo "FORMULA_NAME CTLFireability"
fi
echo
echo "=== Now, execution of the tool begins"
echo
echo -n "BK_START "
date -u +%s%3N
echo
timeout -s 9 $BK_TIME_CONFINEMENT bash -c "/home/mcc/BenchKit/BenchKit_head.sh 2> STDERR ; echo ; echo -n \"BK_STOP \" ; date -u +%s%3N"
if [ $? -eq 137 ] ; then
echo
echo "BK_TIME_CONFINEMENT_REACHED"
fi
echo
echo "--------------------"
echo "content from stderr:"
echo
cat STDERR ;