About the Execution of LoLA for PhaseVariation-PT-D30CS100
Execution Summary | |||||
Max Memory Used (MB) |
Time wait (ms) | CPU Usage (ms) | I/O Wait (ms) | Computed Result | Execution Status |
15743.943 | 3600000.00 | 12792506.00 | 2259.80 | [undef] | Time out reached |
Execution Chart
We display below the execution chart for this examination (boot time has been removed).
Trace from the execution
Formatting '/data/fkordon/mcc2024-input.r269-smll-171654408700372.qcow2', fmt=qcow2 size=4294967296 backing_file=/data/fkordon/mcc2024-input.qcow2 backing_fmt=qcow2 cluster_size=65536 lazy_refcounts=off refcount_bits=16
Waiting for the VM to be ready (probing ssh)
....................................................................................................................................................................................................................................................................................................................................................................................................................................................................
=====================================================================
Generated by BenchKit 2-5568
Executing tool lola
Input is PhaseVariation-PT-D30CS100, examination is LTLFireability
Time confinement is 3600 seconds
Memory confinement is 16384 MBytes
Number of cores is 4
Run identifier is r269-smll-171654408700372
=====================================================================
--------------------
preparation of the directory to be used:
/home/mcc/execution
total 30M
-rw-r--r-- 1 mcc users 8.0K May 14 13:22 CTLCardinality.txt
-rw-r--r-- 1 mcc users 71K May 14 13:22 CTLCardinality.xml
-rw-r--r-- 1 mcc users 9.0K May 14 13:22 CTLFireability.txt
-rw-r--r-- 1 mcc users 58K May 14 13:22 CTLFireability.xml
-rw-r--r-- 1 mcc users 4.2K May 18 16:43 GenericPropertiesDefinition.xml
-rw-r--r-- 1 mcc users 6.1K May 18 16:43 GenericPropertiesVerdict.xml
-rw-r--r-- 1 mcc users 4.4K May 19 07:12 LTLCardinality.txt
-rw-r--r-- 1 mcc users 28K May 19 16:13 LTLCardinality.xml
-rw-r--r-- 1 mcc users 3.6K May 19 07:25 LTLFireability.txt
-rw-r--r-- 1 mcc users 19K May 19 18:46 LTLFireability.xml
-rw-r--r-- 1 mcc users 14K Apr 11 21:54 ReachabilityCardinality.txt
-rw-r--r-- 1 mcc users 113K Apr 11 21:54 ReachabilityCardinality.xml
-rw-r--r-- 1 mcc users 5.9K Apr 11 21:34 ReachabilityFireability.txt
-rw-r--r-- 1 mcc users 25K Apr 11 21:34 ReachabilityFireability.xml
-rw-r--r-- 1 mcc users 1.9K Apr 23 07:42 UpperBounds.txt
-rw-r--r-- 1 mcc users 4.0K Apr 23 07:42 UpperBounds.xml
-rw-r--r-- 1 mcc users 6 May 18 16:43 equiv_col
-rw-r--r-- 1 mcc users 9 May 18 16:43 instance
-rw-r--r-- 1 mcc users 6 May 18 16:43 iscolored
-rw-r--r-- 1 mcc users 30M May 18 16:43 model.pnml
--------------------
content from stdout:
=== Data for post analysis generated by BenchKit (invocation template)
The expected result is a vector of booleans
BOOL_VECTOR
here is the order used to build the result vector(from text file)
FORMULA_NAME PhaseVariation-PT-D30CS100-LTLFireability-00
FORMULA_NAME PhaseVariation-PT-D30CS100-LTLFireability-01
FORMULA_NAME PhaseVariation-PT-D30CS100-LTLFireability-02
FORMULA_NAME PhaseVariation-PT-D30CS100-LTLFireability-03
FORMULA_NAME PhaseVariation-PT-D30CS100-LTLFireability-04
FORMULA_NAME PhaseVariation-PT-D30CS100-LTLFireability-05
FORMULA_NAME PhaseVariation-PT-D30CS100-LTLFireability-06
FORMULA_NAME PhaseVariation-PT-D30CS100-LTLFireability-07
FORMULA_NAME PhaseVariation-PT-D30CS100-LTLFireability-08
FORMULA_NAME PhaseVariation-PT-D30CS100-LTLFireability-09
FORMULA_NAME PhaseVariation-PT-D30CS100-LTLFireability-10
FORMULA_NAME PhaseVariation-PT-D30CS100-LTLFireability-11
FORMULA_NAME PhaseVariation-PT-D30CS100-LTLFireability-12
FORMULA_NAME PhaseVariation-PT-D30CS100-LTLFireability-13
FORMULA_NAME PhaseVariation-PT-D30CS100-LTLFireability-14
FORMULA_NAME PhaseVariation-PT-D30CS100-LTLFireability-15
=== Now, execution of the tool begins
BK_START 1717212031345
BK_TIME_CONFINEMENT_REACHED
--------------------
content from stderr:
[[35mlola[0m][I] LoLA will run for 3600 seconds at most ([1m[36m--timelimit[0m)
[[35mlola[0m][W] [1m[33munknown unit in memory specification: using default[0m
[[35mlola[0m][I] MEM LIMIT 5
[[35mlola[0m][I] NET
[[35mlola[0m][I] reading [1m[34mnet[0m from [4m[34mmodel.pnml[0m
[[35mlola[0m][I] input: PNML file ([1m[36m--pnmlnet[0m)
[[35mlola[0m][I] reading pnml
[[35mlola[0m][I] PNML file contains place/transition net
[[35mlola[0m][I] closed [1m[34mnet[0m file [4m[34mmodel.pnml[0m
[[35mlola[0m][I] finished parsing
[[35mlola[0m][I] Reading formula.
[[35mlola[0m][I] Using XML format ([1m[36m--xmlformula[0m)
[[35mlola[0m][I] reading XML formula
[[35mlola[0m][I] reading [1m[34mformula[0m from [4m[34mLTLFireability.xml[0m
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-06: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-11: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 7 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] Rule S: 52 transitions removed,2 places removed
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-06: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-11: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 12 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-06: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-11: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 17 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-06: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-11: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 22 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-06: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-11: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 27 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-06: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-11: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 32 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-06: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-11: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 37 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-06: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-11: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 42 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-06: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-11: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 47 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-06: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-11: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 52 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-06: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-11: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 57 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-06: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-11: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 62 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-06: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-11: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 67 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-06: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-11: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 72 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-06: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-11: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 77 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-06: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-11: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 82 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-06: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-11: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 87 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-06: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-11: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 92 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-06: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-11: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 97 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-06: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-11: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 102 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-06: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-11: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 107 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-06: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-11: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 112 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-06: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-11: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 117 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-06: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-11: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 122 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-06: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-11: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 127 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-06: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-11: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 132 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-06: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-11: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 137 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-06: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-11: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 142 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-06: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-11: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 147 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-06: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-11: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 152 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-06: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-11: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 157 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-06: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-11: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 162 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-06: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-11: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 167 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-06: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-11: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 172 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-06: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-11: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 177 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-06: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-11: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 182 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-06: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-11: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 187 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-06: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-11: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 192 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-06: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-11: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 197 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-06: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-11: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 202 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-06: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-11: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 207 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-06: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-11: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 212 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-06: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-11: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 217 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-06: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-11: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 222 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-06: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-11: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 227 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-06: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-11: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 232 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-06: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-11: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 237 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-06: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-11: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 242 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-06: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-11: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 247 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-06: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-11: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 252 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-06: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-11: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 257 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-06: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-11: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 262 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-06: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-11: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 267 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-06: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-11: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 272 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-06: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-11: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 277 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-06: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-11: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 282 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-06: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-11: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 287 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-06: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-11: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 292 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-06: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-11: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 297 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-06: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-11: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 302 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-06: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-11: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 307 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-06: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-11: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 312 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-06: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-11: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 317 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-06: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-11: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 322 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-06: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-11: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 327 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-06: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-11: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 332 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-06: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-11: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 337 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-06: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-11: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 342 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-06: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-11: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 347 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-06: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-11: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 352 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-06: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-11: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 357 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-06: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-11: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 362 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-06: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-11: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 367 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-06: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-11: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 372 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-06: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-11: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 377 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-06: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-11: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 382 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-06: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-11: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 387 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-06: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-11: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 392 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-06: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-11: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 397 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-06: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-11: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 402 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-06: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-11: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 407 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-06: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-11: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 412 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-06: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-11: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 417 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-06: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-11: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 422 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-06: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-11: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 427 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-06: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-11: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 432 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-06: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-11: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 437 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-06: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-11: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 442 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-06: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-11: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 447 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-06: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-11: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 452 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-06: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-11: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 457 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-06: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-11: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 462 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-06: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-11: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 467 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] LAUNCH task # 42 (type EXCL) for 41 PhaseVariation-PT-D30CS100-LTLFireability-11
[[35mlola[0m][I] time limit : 173 sec
[[35mlola[0m][I] memory limit: 2000 pages
[[35mlola[0m][I] FINISHED task # 42 (type EXCL) for PhaseVariation-PT-D30CS100-LTLFireability-11
[[35mlola[0m][I] result : false
[[35mlola[0m][I] markings : 1056
[[35mlola[0m][I] fired transitions : 1223
[[35mlola[0m][I] time used : 0
[[35mlola[0m][I] memory pages used : 1
[[35mlola[0m][I] LAUNCH task # 27 (type EXCL) for 26 PhaseVariation-PT-D30CS100-LTLFireability-06
[[35mlola[0m][I] time limit : 184 sec
[[35mlola[0m][I] memory limit: 2000 pages
[[35mlola[0m][I] FINISHED task # 27 (type EXCL) for PhaseVariation-PT-D30CS100-LTLFireability-06
[[35mlola[0m][I] result : true
[[35mlola[0m][I] markings : 1
[[35mlola[0m][I] time used : 0
[[35mlola[0m][I] memory pages used : 1
[[35mlola[0m][I] LAUNCH task # 1 (type EXCL) for 0 PhaseVariation-PT-D30CS100-LTLFireability-00
[[35mlola[0m][I] time limit : 195 sec
[[35mlola[0m][I] memory limit: 2000 pages
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 1/195 1/2000 PhaseVariation-PT-D30CS100-LTLFireability-00 24 m, 4 m/sec, 23 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 472 secs. Pages in use: 1
[[35mlola[0m][.] # running tasks: 1 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 6/195 1/2000 PhaseVariation-PT-D30CS100-LTLFireability-00 7426 m, 1480 m/sec, 107226 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 477 secs. Pages in use: 1
[[35mlola[0m][.] # running tasks: 1 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 11/195 1/2000 PhaseVariation-PT-D30CS100-LTLFireability-00 18325 m, 2179 m/sec, 322315 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 482 secs. Pages in use: 1
[[35mlola[0m][.] # running tasks: 1 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 16/195 1/2000 PhaseVariation-PT-D30CS100-LTLFireability-00 29149 m, 2164 m/sec, 538448 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 487 secs. Pages in use: 1
[[35mlola[0m][.] # running tasks: 1 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 21/195 1/2000 PhaseVariation-PT-D30CS100-LTLFireability-00 39061 m, 1982 m/sec, 769175 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 492 secs. Pages in use: 1
[[35mlola[0m][.] # running tasks: 1 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 26/195 1/2000 PhaseVariation-PT-D30CS100-LTLFireability-00 50387 m, 2265 m/sec, 985726 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 497 secs. Pages in use: 1
[[35mlola[0m][.] # running tasks: 1 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 31/195 1/2000 PhaseVariation-PT-D30CS100-LTLFireability-00 61971 m, 2316 m/sec, 1206755 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 502 secs. Pages in use: 1
[[35mlola[0m][.] # running tasks: 1 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 36/195 2/2000 PhaseVariation-PT-D30CS100-LTLFireability-00 72695 m, 2144 m/sec, 1438355 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 507 secs. Pages in use: 2
[[35mlola[0m][.] # running tasks: 1 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 41/195 2/2000 PhaseVariation-PT-D30CS100-LTLFireability-00 82423 m, 1945 m/sec, 1671469 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 512 secs. Pages in use: 2
[[35mlola[0m][.] # running tasks: 1 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 46/195 2/2000 PhaseVariation-PT-D30CS100-LTLFireability-00 92817 m, 2078 m/sec, 1927654 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 517 secs. Pages in use: 2
[[35mlola[0m][.] # running tasks: 1 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 51/195 2/2000 PhaseVariation-PT-D30CS100-LTLFireability-00 103915 m, 2219 m/sec, 2174590 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 522 secs. Pages in use: 2
[[35mlola[0m][.] # running tasks: 1 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 56/195 2/2000 PhaseVariation-PT-D30CS100-LTLFireability-00 113954 m, 2007 m/sec, 2440397 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 527 secs. Pages in use: 2
[[35mlola[0m][.] # running tasks: 1 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 61/195 2/2000 PhaseVariation-PT-D30CS100-LTLFireability-00 124791 m, 2167 m/sec, 2692526 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 532 secs. Pages in use: 2
[[35mlola[0m][.] # running tasks: 1 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 66/195 2/2000 PhaseVariation-PT-D30CS100-LTLFireability-00 136721 m, 2386 m/sec, 2924938 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 537 secs. Pages in use: 2
[[35mlola[0m][.] # running tasks: 1 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 71/195 2/2000 PhaseVariation-PT-D30CS100-LTLFireability-00 148411 m, 2338 m/sec, 3160326 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 542 secs. Pages in use: 2
[[35mlola[0m][.] # running tasks: 1 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 76/195 3/2000 PhaseVariation-PT-D30CS100-LTLFireability-00 158827 m, 2083 m/sec, 3417015 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 547 secs. Pages in use: 3
[[35mlola[0m][.] # running tasks: 1 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 81/195 3/2000 PhaseVariation-PT-D30CS100-LTLFireability-00 168717 m, 1978 m/sec, 3664367 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 552 secs. Pages in use: 3
[[35mlola[0m][.] # running tasks: 1 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 86/195 3/2000 PhaseVariation-PT-D30CS100-LTLFireability-00 178447 m, 1946 m/sec, 3922267 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 557 secs. Pages in use: 3
[[35mlola[0m][.] # running tasks: 1 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 91/195 3/2000 PhaseVariation-PT-D30CS100-LTLFireability-00 188049 m, 1920 m/sec, 4193609 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 562 secs. Pages in use: 3
[[35mlola[0m][.] # running tasks: 1 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 96/195 3/2000 PhaseVariation-PT-D30CS100-LTLFireability-00 197049 m, 1800 m/sec, 4476296 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 567 secs. Pages in use: 3
[[35mlola[0m][.] # running tasks: 1 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 101/195 3/2000 PhaseVariation-PT-D30CS100-LTLFireability-00 209029 m, 2396 m/sec, 4707823 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 572 secs. Pages in use: 3
[[35mlola[0m][.] # running tasks: 1 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 106/195 3/2000 PhaseVariation-PT-D30CS100-LTLFireability-00 221143 m, 2422 m/sec, 4935892 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 577 secs. Pages in use: 3
[[35mlola[0m][.] # running tasks: 1 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 111/195 3/2000 PhaseVariation-PT-D30CS100-LTLFireability-00 232173 m, 2206 m/sec, 5181701 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 582 secs. Pages in use: 3
[[35mlola[0m][.] # running tasks: 1 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 116/195 4/2000 PhaseVariation-PT-D30CS100-LTLFireability-00 242197 m, 2004 m/sec, 5420379 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 587 secs. Pages in use: 4
[[35mlola[0m][.] # running tasks: 1 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 121/195 4/2000 PhaseVariation-PT-D30CS100-LTLFireability-00 251573 m, 1875 m/sec, 5646909 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 592 secs. Pages in use: 4
[[35mlola[0m][.] # running tasks: 1 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 126/195 4/2000 PhaseVariation-PT-D30CS100-LTLFireability-00 261847 m, 2054 m/sec, 5881740 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 597 secs. Pages in use: 4
[[35mlola[0m][.] # running tasks: 1 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 131/195 4/2000 PhaseVariation-PT-D30CS100-LTLFireability-00 271593 m, 1949 m/sec, 6142113 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 602 secs. Pages in use: 4
[[35mlola[0m][.] # running tasks: 1 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 136/195 4/2000 PhaseVariation-PT-D30CS100-LTLFireability-00 280299 m, 1741 m/sec, 6382290 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 607 secs. Pages in use: 4
[[35mlola[0m][.] # running tasks: 1 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 141/195 4/2000 PhaseVariation-PT-D30CS100-LTLFireability-00 289120 m, 1764 m/sec, 6623391 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 612 secs. Pages in use: 4
[[35mlola[0m][.] # running tasks: 1 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 146/195 4/2000 PhaseVariation-PT-D30CS100-LTLFireability-00 298390 m, 1854 m/sec, 6857880 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 617 secs. Pages in use: 4
[[35mlola[0m][.] # running tasks: 1 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 151/195 4/2000 PhaseVariation-PT-D30CS100-LTLFireability-00 306845 m, 1691 m/sec, 7103810 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 622 secs. Pages in use: 4
[[35mlola[0m][.] # running tasks: 1 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 156/195 4/2000 PhaseVariation-PT-D30CS100-LTLFireability-00 314961 m, 1623 m/sec, 7356064 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 627 secs. Pages in use: 4
[[35mlola[0m][.] # running tasks: 1 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 161/195 4/2000 PhaseVariation-PT-D30CS100-LTLFireability-00 323357 m, 1679 m/sec, 7607544 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 632 secs. Pages in use: 4
[[35mlola[0m][.] # running tasks: 1 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 166/195 4/2000 PhaseVariation-PT-D30CS100-LTLFireability-00 331537 m, 1636 m/sec, 7864856 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 637 secs. Pages in use: 4
[[35mlola[0m][.] # running tasks: 1 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 171/195 5/2000 PhaseVariation-PT-D30CS100-LTLFireability-00 339823 m, 1657 m/sec, 8115564 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 642 secs. Pages in use: 5
[[35mlola[0m][.] # running tasks: 1 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 176/195 5/2000 PhaseVariation-PT-D30CS100-LTLFireability-00 347569 m, 1549 m/sec, 8378657 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 647 secs. Pages in use: 5
[[35mlola[0m][.] # running tasks: 1 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 181/195 5/2000 PhaseVariation-PT-D30CS100-LTLFireability-00 354935 m, 1473 m/sec, 8648413 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 652 secs. Pages in use: 5
[[35mlola[0m][.] # running tasks: 1 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 186/195 5/2000 PhaseVariation-PT-D30CS100-LTLFireability-00 366279 m, 2268 m/sec, 8858339 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 657 secs. Pages in use: 5
[[35mlola[0m][.] # running tasks: 1 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 191/195 5/2000 PhaseVariation-PT-D30CS100-LTLFireability-00 377241 m, 2192 m/sec, 9066446 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 662 secs. Pages in use: 5
[[35mlola[0m][.] # running tasks: 1 of 4. Visible: 16
[[35mlola[0m][W] CANCELED task # 1 (type EXCL) for PhaseVariation-PT-D30CS100-LTLFireability-00 (local timeout)
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 0 0 1 1 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-14: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 667 secs. Pages in use: 5
[[35mlola[0m][.] # running tasks: 1 of 4. Visible: 16
[[35mlola[0m][I] LAUNCH task # 51 (type EXCL) for 50 PhaseVariation-PT-D30CS100-LTLFireability-14
[[35mlola[0m][I] time limit : 195 sec
[[35mlola[0m][I] memory limit: 2000 pages
[[35mlola[0m][I] LAUNCH task # 1 (type EXCL) for 0 PhaseVariation-PT-D30CS100-LTLFireability-00
[[35mlola[0m][I] time limit : 2933 sec
[[35mlola[0m][I] memory limit: 5 pages
[[35mlola[0m][I] FINISHED task # 51 (type EXCL) for PhaseVariation-PT-D30CS100-LTLFireability-14
[[35mlola[0m][I] result : false
[[35mlola[0m][I] markings : 888
[[35mlola[0m][I] fired transitions : 889
[[35mlola[0m][I] time used : 0
[[35mlola[0m][I] memory pages used : 1
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 5/195 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 10341 m, -73380 m/sec, 166121 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 672 secs. Pages in use: 8
[[35mlola[0m][.] # running tasks: 1 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 10/195 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 22145 m, 2360 m/sec, 388466 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 677 secs. Pages in use: 8
[[35mlola[0m][.] # running tasks: 1 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 15/195 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 33113 m, 2193 m/sec, 624642 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 682 secs. Pages in use: 8
[[35mlola[0m][.] # running tasks: 1 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 20/195 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 43851 m, 2147 m/sec, 863985 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 687 secs. Pages in use: 8
[[35mlola[0m][.] # running tasks: 1 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 25/195 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 55436 m, 2317 m/sec, 1088863 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 692 secs. Pages in use: 8
[[35mlola[0m][.] # running tasks: 1 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 30/195 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 66819 m, 2276 m/sec, 1315994 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 697 secs. Pages in use: 8
[[35mlola[0m][.] # running tasks: 1 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 35/195 2/5 PhaseVariation-PT-D30CS100-LTLFireability-00 77505 m, 2137 m/sec, 1553770 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 702 secs. Pages in use: 8
[[35mlola[0m][.] # running tasks: 1 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 40/195 2/5 PhaseVariation-PT-D30CS100-LTLFireability-00 87937 m, 2086 m/sec, 1796101 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 707 secs. Pages in use: 8
[[35mlola[0m][.] # running tasks: 1 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 45/195 2/5 PhaseVariation-PT-D30CS100-LTLFireability-00 98210 m, 2054 m/sec, 2039889 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 712 secs. Pages in use: 9
[[35mlola[0m][.] # running tasks: 1 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 50/195 2/5 PhaseVariation-PT-D30CS100-LTLFireability-00 108215 m, 2001 m/sec, 2288749 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 717 secs. Pages in use: 9
[[35mlola[0m][.] # running tasks: 1 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 55/195 2/5 PhaseVariation-PT-D30CS100-LTLFireability-00 117339 m, 1824 m/sec, 2538674 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 722 secs. Pages in use: 9
[[35mlola[0m][.] # running tasks: 1 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 60/195 2/5 PhaseVariation-PT-D30CS100-LTLFireability-00 128574 m, 2247 m/sec, 2765923 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 727 secs. Pages in use: 9
[[35mlola[0m][.] # running tasks: 1 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 65/195 2/5 PhaseVariation-PT-D30CS100-LTLFireability-00 139889 m, 2263 m/sec, 2979891 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 732 secs. Pages in use: 9
[[35mlola[0m][.] # running tasks: 1 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 70/195 2/5 PhaseVariation-PT-D30CS100-LTLFireability-00 150011 m, 2024 m/sec, 3198449 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 737 secs. Pages in use: 9
[[35mlola[0m][.] # running tasks: 1 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 75/195 3/5 PhaseVariation-PT-D30CS100-LTLFireability-00 159266 m, 1851 m/sec, 3425513 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 742 secs. Pages in use: 10
[[35mlola[0m][.] # running tasks: 1 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 80/195 3/5 PhaseVariation-PT-D30CS100-LTLFireability-00 168399 m, 1826 m/sec, 3655886 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 747 secs. Pages in use: 10
[[35mlola[0m][.] # running tasks: 1 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 85/195 3/5 PhaseVariation-PT-D30CS100-LTLFireability-00 177347 m, 1789 m/sec, 3892936 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 752 secs. Pages in use: 11
[[35mlola[0m][.] # running tasks: 1 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 90/195 3/5 PhaseVariation-PT-D30CS100-LTLFireability-00 185953 m, 1721 m/sec, 4135860 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 757 secs. Pages in use: 11
[[35mlola[0m][.] # running tasks: 1 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 95/195 3/5 PhaseVariation-PT-D30CS100-LTLFireability-00 194367 m, 1682 m/sec, 4385861 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 762 secs. Pages in use: 11
[[35mlola[0m][.] # running tasks: 1 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 100/195 3/5 PhaseVariation-PT-D30CS100-LTLFireability-00 204543 m, 2035 m/sec, 4618638 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 767 secs. Pages in use: 11
[[35mlola[0m][.] # running tasks: 1 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 105/195 3/5 PhaseVariation-PT-D30CS100-LTLFireability-00 216035 m, 2298 m/sec, 4841458 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 772 secs. Pages in use: 11
[[35mlola[0m][.] # running tasks: 1 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 110/195 3/5 PhaseVariation-PT-D30CS100-LTLFireability-00 226971 m, 2187 m/sec, 5063917 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 777 secs. Pages in use: 11
[[35mlola[0m][.] # running tasks: 1 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 115/195 3/5 PhaseVariation-PT-D30CS100-LTLFireability-00 236313 m, 1868 m/sec, 5287324 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 782 secs. Pages in use: 11
[[35mlola[0m][.] # running tasks: 1 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 120/195 4/5 PhaseVariation-PT-D30CS100-LTLFireability-00 245957 m, 1928 m/sec, 5506198 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 787 secs. Pages in use: 12
[[35mlola[0m][.] # running tasks: 1 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 125/195 4/5 PhaseVariation-PT-D30CS100-LTLFireability-00 255447 m, 1898 m/sec, 5731130 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 792 secs. Pages in use: 12
[[35mlola[0m][.] # running tasks: 1 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 130/195 4/5 PhaseVariation-PT-D30CS100-LTLFireability-00 264669 m, 1844 m/sec, 5959676 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 797 secs. Pages in use: 13
[[35mlola[0m][.] # running tasks: 1 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 135/195 4/5 PhaseVariation-PT-D30CS100-LTLFireability-00 273511 m, 1768 m/sec, 6195548 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 802 secs. Pages in use: 13
[[35mlola[0m][.] # running tasks: 1 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 140/195 4/5 PhaseVariation-PT-D30CS100-LTLFireability-00 282349 m, 1767 m/sec, 6433379 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 807 secs. Pages in use: 13
[[35mlola[0m][.] # running tasks: 1 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 145/195 4/5 PhaseVariation-PT-D30CS100-LTLFireability-00 291103 m, 1750 m/sec, 6674124 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 812 secs. Pages in use: 13
[[35mlola[0m][.] # running tasks: 1 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 150/195 4/5 PhaseVariation-PT-D30CS100-LTLFireability-00 300227 m, 1824 m/sec, 6906275 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 817 secs. Pages in use: 13
[[35mlola[0m][.] # running tasks: 1 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 155/195 4/5 PhaseVariation-PT-D30CS100-LTLFireability-00 308555 m, 1665 m/sec, 7151920 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 822 secs. Pages in use: 13
[[35mlola[0m][.] # running tasks: 1 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 160/195 4/5 PhaseVariation-PT-D30CS100-LTLFireability-00 316433 m, 1575 m/sec, 7407017 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 827 secs. Pages in use: 13
[[35mlola[0m][.] # running tasks: 1 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 165/195 4/5 PhaseVariation-PT-D30CS100-LTLFireability-00 324876 m, 1688 m/sec, 7656040 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 832 secs. Pages in use: 13
[[35mlola[0m][.] # running tasks: 1 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 170/195 4/5 PhaseVariation-PT-D30CS100-LTLFireability-00 333025 m, 1629 m/sec, 7909313 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 837 secs. Pages in use: 13
[[35mlola[0m][.] # running tasks: 1 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 175/195 5/5 PhaseVariation-PT-D30CS100-LTLFireability-00 341165 m, 1628 m/sec, 8162319 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 842 secs. Pages in use: 15
[[35mlola[0m][.] # running tasks: 1 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 180/195 5/5 PhaseVariation-PT-D30CS100-LTLFireability-00 348913 m, 1549 m/sec, 8423379 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 847 secs. Pages in use: 15
[[35mlola[0m][.] # running tasks: 1 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 185/195 5/5 PhaseVariation-PT-D30CS100-LTLFireability-00 356937 m, 1604 m/sec, 8684523 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 852 secs. Pages in use: 15
[[35mlola[0m][.] # running tasks: 1 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 190/195 5/5 PhaseVariation-PT-D30CS100-LTLFireability-00 367667 m, 2146 m/sec, 8891146 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 857 secs. Pages in use: 15
[[35mlola[0m][.] # running tasks: 1 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 195/195 5/5 PhaseVariation-PT-D30CS100-LTLFireability-00 378518 m, 2170 m/sec, 9089667 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 862 secs. Pages in use: 15
[[35mlola[0m][.] # running tasks: 1 of 4. Visible: 16
[[35mlola[0m][W] CANCELED task # 1 (type EXCL) for PhaseVariation-PT-D30CS100-LTLFireability-00 (local timeout)
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 0 0 1 1 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 867 secs. Pages in use: 15
[[35mlola[0m][.] # running tasks: 1 of 4. Visible: 16
[[35mlola[0m][I] LAUNCH task # 48 (type EXCL) for 47 PhaseVariation-PT-D30CS100-LTLFireability-13
[[35mlola[0m][I] time limit : 195 sec
[[35mlola[0m][I] memory limit: 2000 pages
[[35mlola[0m][I] LAUNCH task # 1 (type EXCL) for 0 PhaseVariation-PT-D30CS100-LTLFireability-00
[[35mlola[0m][I] time limit : 2733 sec
[[35mlola[0m][I] memory limit: 5 pages
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 5/2733 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 8805 m, -73942 m/sec, 133331 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 5/195 1/2000 PhaseVariation-PT-D30CS100-LTLFireability-13 11057 m, 2211 m/sec, 169929 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 872 secs. Pages in use: 18
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 10/2733 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 18405 m, 1920 m/sec, 324607 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 10/182 1/2000 PhaseVariation-PT-D30CS100-LTLFireability-13 21213 m, 2031 m/sec, 347866 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 877 secs. Pages in use: 18
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 15/2733 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 28427 m, 2004 m/sec, 524659 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 15/182 1/2000 PhaseVariation-PT-D30CS100-LTLFireability-13 30147 m, 1786 m/sec, 538397 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 882 secs. Pages in use: 18
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 20/2733 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 38085 m, 1931 m/sec, 743112 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 20/182 1/2000 PhaseVariation-PT-D30CS100-LTLFireability-13 38011 m, 1572 m/sec, 739109 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 887 secs. Pages in use: 18
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 25/2733 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 47911 m, 1965 m/sec, 938214 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 25/182 1/2000 PhaseVariation-PT-D30CS100-LTLFireability-13 47547 m, 1907 m/sec, 923822 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 892 secs. Pages in use: 19
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 30/2733 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 55106 m, 1439 m/sec, 1083808 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 30/182 1/2000 PhaseVariation-PT-D30CS100-LTLFireability-13 58549 m, 2200 m/sec, 1126014 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 897 secs. Pages in use: 19
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 35/2733 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 65621 m, 2103 m/sec, 1284127 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 35/182 1/2000 PhaseVariation-PT-D30CS100-LTLFireability-13 67925 m, 1875 m/sec, 1310095 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 902 secs. Pages in use: 19
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 40/2733 2/5 PhaseVariation-PT-D30CS100-LTLFireability-00 74565 m, 1788 m/sec, 1481794 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 40/182 2/2000 PhaseVariation-PT-D30CS100-LTLFireability-13 76436 m, 1702 m/sec, 1522394 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 907 secs. Pages in use: 21
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 45/2733 2/5 PhaseVariation-PT-D30CS100-LTLFireability-00 83460 m, 1779 m/sec, 1694768 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 45/182 2/2000 PhaseVariation-PT-D30CS100-LTLFireability-13 85299 m, 1772 m/sec, 1732362 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 912 secs. Pages in use: 21
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 50/2733 2/5 PhaseVariation-PT-D30CS100-LTLFireability-00 92311 m, 1770 m/sec, 1910286 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 50/182 2/2000 PhaseVariation-PT-D30CS100-LTLFireability-13 94339 m, 1808 m/sec, 1939174 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 917 secs. Pages in use: 21
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 55/2733 2/5 PhaseVariation-PT-D30CS100-LTLFireability-00 101391 m, 1816 m/sec, 2111449 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 55/182 2/2000 PhaseVariation-PT-D30CS100-LTLFireability-13 103719 m, 1876 m/sec, 2142235 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 922 secs. Pages in use: 21
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 60/2733 2/5 PhaseVariation-PT-D30CS100-LTLFireability-00 109715 m, 1664 m/sec, 2327036 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 60/182 2/2000 PhaseVariation-PT-D30CS100-LTLFireability-13 111645 m, 1585 m/sec, 2364319 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 927 secs. Pages in use: 22
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 65/2733 2/5 PhaseVariation-PT-D30CS100-LTLFireability-00 117749 m, 1606 m/sec, 2551576 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 65/182 2/2000 PhaseVariation-PT-D30CS100-LTLFireability-13 118994 m, 1469 m/sec, 2599057 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 932 secs. Pages in use: 22
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 70/2733 2/5 PhaseVariation-PT-D30CS100-LTLFireability-00 127367 m, 1923 m/sec, 2740912 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 70/182 2/2000 PhaseVariation-PT-D30CS100-LTLFireability-13 129470 m, 2095 m/sec, 2773793 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 937 secs. Pages in use: 22
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 75/2733 2/5 PhaseVariation-PT-D30CS100-LTLFireability-00 137003 m, 1927 m/sec, 2928921 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 75/182 2/2000 PhaseVariation-PT-D30CS100-LTLFireability-13 139878 m, 2081 m/sec, 2955363 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 942 secs. Pages in use: 23
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 80/2733 2/5 PhaseVariation-PT-D30CS100-LTLFireability-00 146395 m, 1878 m/sec, 3120272 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 80/182 2/2000 PhaseVariation-PT-D30CS100-LTLFireability-13 148876 m, 1799 m/sec, 3151910 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 947 secs. Pages in use: 23
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 85/2733 2/5 PhaseVariation-PT-D30CS100-LTLFireability-00 156121 m, 1945 m/sec, 3339619 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 85/182 2/2000 PhaseVariation-PT-D30CS100-LTLFireability-13 156844 m, 1593 m/sec, 3358416 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 952 secs. Pages in use: 23
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 90/2733 3/5 PhaseVariation-PT-D30CS100-LTLFireability-00 164983 m, 1772 m/sec, 3564805 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 90/182 3/2000 PhaseVariation-PT-D30CS100-LTLFireability-13 166685 m, 1968 m/sec, 3540768 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 957 secs. Pages in use: 25
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 95/2733 3/5 PhaseVariation-PT-D30CS100-LTLFireability-00 172952 m, 1593 m/sec, 3786424 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 95/182 3/2000 PhaseVariation-PT-D30CS100-LTLFireability-13 176990 m, 2061 m/sec, 3728551 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 962 secs. Pages in use: 25
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 100/2733 3/5 PhaseVariation-PT-D30CS100-LTLFireability-00 181857 m, 1781 m/sec, 4012082 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 100/182 3/2000 PhaseVariation-PT-D30CS100-LTLFireability-13 186446 m, 1891 m/sec, 3917437 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 967 secs. Pages in use: 25
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 105/2733 3/5 PhaseVariation-PT-D30CS100-LTLFireability-00 190485 m, 1725 m/sec, 4265768 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 105/182 3/2000 PhaseVariation-PT-D30CS100-LTLFireability-13 194502 m, 1611 m/sec, 4119662 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 972 secs. Pages in use: 25
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 110/2733 3/5 PhaseVariation-PT-D30CS100-LTLFireability-00 199004 m, 1703 m/sec, 4522539 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 110/182 3/2000 PhaseVariation-PT-D30CS100-LTLFireability-13 202848 m, 1669 m/sec, 4320021 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 977 secs. Pages in use: 25
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 115/2733 3/5 PhaseVariation-PT-D30CS100-LTLFireability-00 210108 m, 2220 m/sec, 4733208 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 115/182 3/2000 PhaseVariation-PT-D30CS100-LTLFireability-13 211360 m, 1702 m/sec, 4516807 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 982 secs. Pages in use: 26
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 120/2733 3/5 PhaseVariation-PT-D30CS100-LTLFireability-00 220935 m, 2165 m/sec, 4931779 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 120/182 3/2000 PhaseVariation-PT-D30CS100-LTLFireability-13 220386 m, 1805 m/sec, 4706916 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 987 secs. Pages in use: 26
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 125/2733 3/5 PhaseVariation-PT-D30CS100-LTLFireability-00 229684 m, 1749 m/sec, 5124698 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 125/182 3/2000 PhaseVariation-PT-D30CS100-LTLFireability-13 227510 m, 1424 m/sec, 4896548 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 992 secs. Pages in use: 26
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 130/2733 3/5 PhaseVariation-PT-D30CS100-LTLFireability-00 237035 m, 1470 m/sec, 5312609 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 130/182 3/2000 PhaseVariation-PT-D30CS100-LTLFireability-13 235198 m, 1537 m/sec, 5128959 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 997 secs. Pages in use: 26
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 135/2733 4/5 PhaseVariation-PT-D30CS100-LTLFireability-00 244797 m, 1552 m/sec, 5477665 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 135/182 3/2000 PhaseVariation-PT-D30CS100-LTLFireability-13 243296 m, 1619 m/sec, 5343682 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1002 secs. Pages in use: 28
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 140/2733 4/5 PhaseVariation-PT-D30CS100-LTLFireability-00 251998 m, 1440 m/sec, 5654382 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 140/182 4/2000 PhaseVariation-PT-D30CS100-LTLFireability-13 251381 m, 1617 m/sec, 5560408 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1007 secs. Pages in use: 29
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 145/2733 4/5 PhaseVariation-PT-D30CS100-LTLFireability-00 259399 m, 1480 m/sec, 5824107 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 145/182 4/2000 PhaseVariation-PT-D30CS100-LTLFireability-13 259738 m, 1671 m/sec, 5769316 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1012 secs. Pages in use: 29
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 150/2733 4/5 PhaseVariation-PT-D30CS100-LTLFireability-00 266597 m, 1439 m/sec, 6006459 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 150/182 4/2000 PhaseVariation-PT-D30CS100-LTLFireability-13 267220 m, 1496 m/sec, 5997953 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1017 secs. Pages in use: 29
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 155/2733 4/5 PhaseVariation-PT-D30CS100-LTLFireability-00 273571 m, 1394 m/sec, 6197305 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 155/182 4/2000 PhaseVariation-PT-D30CS100-LTLFireability-13 274276 m, 1411 m/sec, 6234816 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1022 secs. Pages in use: 29
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 160/2733 4/5 PhaseVariation-PT-D30CS100-LTLFireability-00 280439 m, 1373 m/sec, 6386701 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 160/182 4/2000 PhaseVariation-PT-D30CS100-LTLFireability-13 282216 m, 1588 m/sec, 6457614 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1027 secs. Pages in use: 29
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 165/2733 4/5 PhaseVariation-PT-D30CS100-LTLFireability-00 287247 m, 1361 m/sec, 6563791 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 165/182 4/2000 PhaseVariation-PT-D30CS100-LTLFireability-13 290050 m, 1566 m/sec, 6669727 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1032 secs. Pages in use: 29
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 170/2733 4/5 PhaseVariation-PT-D30CS100-LTLFireability-00 293751 m, 1300 m/sec, 6739540 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 170/182 4/2000 PhaseVariation-PT-D30CS100-LTLFireability-13 298204 m, 1630 m/sec, 6869785 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1037 secs. Pages in use: 30
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 175/2733 4/5 PhaseVariation-PT-D30CS100-LTLFireability-00 300463 m, 1342 m/sec, 6913723 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 175/182 4/2000 PhaseVariation-PT-D30CS100-LTLFireability-13 305514 m, 1462 m/sec, 7085874 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1042 secs. Pages in use: 30
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 180/2733 4/5 PhaseVariation-PT-D30CS100-LTLFireability-00 306669 m, 1241 m/sec, 7097508 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 180/182 4/2000 PhaseVariation-PT-D30CS100-LTLFireability-13 312468 m, 1390 m/sec, 7317137 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1047 secs. Pages in use: 30
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][W] CANCELED task # 48 (type EXCL) for PhaseVariation-PT-D30CS100-LTLFireability-13 (local timeout)
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 0 0 1 1 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 185/2733 4/5 PhaseVariation-PT-D30CS100-LTLFireability-00 313369 m, 1340 m/sec, 7300208 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1052 secs. Pages in use: 30
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] LAUNCH task # 48 (type EXCL) for 47 PhaseVariation-PT-D30CS100-LTLFireability-13
[[35mlola[0m][I] time limit : 2548 sec
[[35mlola[0m][I] memory limit: 5 pages
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 190/195 4/5 PhaseVariation-PT-D30CS100-LTLFireability-00 319215 m, 1169 m/sec, 7482777 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 5/2548 1/5 PhaseVariation-PT-D30CS100-LTLFireability-13 10067 m, -60480 m/sec, 150798 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1057 secs. Pages in use: 32
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 195/195 4/5 PhaseVariation-PT-D30CS100-LTLFireability-00 324931 m, 1143 m/sec, 7658329 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 10/169 1/5 PhaseVariation-PT-D30CS100-LTLFireability-13 18339 m, 1654 m/sec, 305531 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1062 secs. Pages in use: 32
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][W] CANCELED task # 1 (type EXCL) for PhaseVariation-PT-D30CS100-LTLFireability-00 (local timeout)
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 0 0 1 1 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 48 LTL EXCL 15/169 1/5 PhaseVariation-PT-D30CS100-LTLFireability-13 26565 m, 1645 m/sec, 453600 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1067 secs. Pages in use: 33
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] LAUNCH task # 1 (type EXCL) for 0 PhaseVariation-PT-D30CS100-LTLFireability-00
[[35mlola[0m][I] time limit : 2533 sec
[[35mlola[0m][I] memory limit: 5 pages
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 5/2533 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 6227 m, -63740 m/sec, 88585 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 20/182 1/5 PhaseVariation-PT-D30CS100-LTLFireability-13 33935 m, 1474 m/sec, 631187 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1072 secs. Pages in use: 34
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 10/2533 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 13891 m, 1532 m/sec, 246725 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 25/169 1/5 PhaseVariation-PT-D30CS100-LTLFireability-13 40479 m, 1308 m/sec, 811915 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1077 secs. Pages in use: 34
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 15/2533 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 21953 m, 1612 m/sec, 384744 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 30/169 1/5 PhaseVariation-PT-D30CS100-LTLFireability-13 48523 m, 1608 m/sec, 941240 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1082 secs. Pages in use: 34
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 20/2533 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 28929 m, 1395 m/sec, 534049 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 35/169 1/5 PhaseVariation-PT-D30CS100-LTLFireability-13 56097 m, 1514 m/sec, 1083186 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1087 secs. Pages in use: 34
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 25/2533 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 35333 m, 1280 m/sec, 676252 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 40/169 1/5 PhaseVariation-PT-D30CS100-LTLFireability-13 63659 m, 1512 m/sec, 1216153 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1092 secs. Pages in use: 35
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 30/2533 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 41428 m, 1219 m/sec, 824855 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 45/169 1/5 PhaseVariation-PT-D30CS100-LTLFireability-13 70505 m, 1369 m/sec, 1373098 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1097 secs. Pages in use: 35
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 35/2533 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 49277 m, 1569 m/sec, 966423 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 50/169 2/5 PhaseVariation-PT-D30CS100-LTLFireability-13 77093 m, 1317 m/sec, 1541061 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1102 secs. Pages in use: 36
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 40/2533 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 56839 m, 1512 m/sec, 1112205 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 55/169 2/5 PhaseVariation-PT-D30CS100-LTLFireability-13 83985 m, 1378 m/sec, 1709287 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1107 secs. Pages in use: 37
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 45/2533 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 63335 m, 1299 m/sec, 1233467 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 60/169 2/5 PhaseVariation-PT-D30CS100-LTLFireability-13 91245 m, 1452 m/sec, 1866996 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1112 secs. Pages in use: 37
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 50/2533 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 70245 m, 1382 m/sec, 1384686 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 65/169 2/5 PhaseVariation-PT-D30CS100-LTLFireability-13 97921 m, 1335 m/sec, 2014615 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1117 secs. Pages in use: 37
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 55/2533 2/5 PhaseVariation-PT-D30CS100-LTLFireability-00 76743 m, 1299 m/sec, 1534012 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 70/169 2/5 PhaseVariation-PT-D30CS100-LTLFireability-13 105225 m, 1460 m/sec, 2181605 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1122 secs. Pages in use: 39
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 60/2533 2/5 PhaseVariation-PT-D30CS100-LTLFireability-00 83146 m, 1280 m/sec, 1686988 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 75/169 2/5 PhaseVariation-PT-D30CS100-LTLFireability-13 110415 m, 1038 m/sec, 2331975 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1127 secs. Pages in use: 39
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 65/2533 2/5 PhaseVariation-PT-D30CS100-LTLFireability-00 89681 m, 1307 m/sec, 1837267 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 80/169 2/5 PhaseVariation-PT-D30CS100-LTLFireability-13 116201 m, 1157 m/sec, 2501885 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1132 secs. Pages in use: 39
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 70/2533 2/5 PhaseVariation-PT-D30CS100-LTLFireability-00 95936 m, 1251 m/sec, 1986898 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 85/169 2/5 PhaseVariation-PT-D30CS100-LTLFireability-13 122882 m, 1336 m/sec, 2658255 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1137 secs. Pages in use: 39
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 75/2533 2/5 PhaseVariation-PT-D30CS100-LTLFireability-00 102279 m, 1268 m/sec, 2134292 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 90/169 2/5 PhaseVariation-PT-D30CS100-LTLFireability-13 130502 m, 1524 m/sec, 2794200 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1142 secs. Pages in use: 39
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 80/2533 2/5 PhaseVariation-PT-D30CS100-LTLFireability-00 108187 m, 1181 m/sec, 2287923 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 95/169 2/5 PhaseVariation-PT-D30CS100-LTLFireability-13 138568 m, 1613 m/sec, 2933662 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1147 secs. Pages in use: 39
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 85/2533 2/5 PhaseVariation-PT-D30CS100-LTLFireability-00 114295 m, 1221 m/sec, 2450615 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 100/169 2/5 PhaseVariation-PT-D30CS100-LTLFireability-13 146224 m, 1531 m/sec, 3087891 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1152 secs. Pages in use: 39
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 90/2533 2/5 PhaseVariation-PT-D30CS100-LTLFireability-00 120253 m, 1191 m/sec, 2615100 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 105/169 2/5 PhaseVariation-PT-D30CS100-LTLFireability-13 152456 m, 1246 m/sec, 3238741 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1157 secs. Pages in use: 39
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 95/2533 2/5 PhaseVariation-PT-D30CS100-LTLFireability-00 127992 m, 1547 m/sec, 2754980 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 110/169 3/5 PhaseVariation-PT-D30CS100-LTLFireability-13 158094 m, 1127 m/sec, 3397212 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1162 secs. Pages in use: 40
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 100/2533 2/5 PhaseVariation-PT-D30CS100-LTLFireability-00 135014 m, 1404 m/sec, 2891463 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 115/169 3/5 PhaseVariation-PT-D30CS100-LTLFireability-13 166166 m, 1614 m/sec, 3530630 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1167 secs. Pages in use: 42
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 105/2533 2/5 PhaseVariation-PT-D30CS100-LTLFireability-00 142491 m, 1495 m/sec, 3030524 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 120/169 3/5 PhaseVariation-PT-D30CS100-LTLFireability-13 173578 m, 1482 m/sec, 3671216 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1172 secs. Pages in use: 42
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 110/2533 2/5 PhaseVariation-PT-D30CS100-LTLFireability-00 148737 m, 1249 m/sec, 3167926 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 125/169 3/5 PhaseVariation-PT-D30CS100-LTLFireability-13 181714 m, 1627 m/sec, 3813717 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1177 secs. Pages in use: 42
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 115/2533 2/5 PhaseVariation-PT-D30CS100-LTLFireability-00 155160 m, 1284 m/sec, 3315748 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 130/169 3/5 PhaseVariation-PT-D30CS100-LTLFireability-13 188892 m, 1435 m/sec, 3980943 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1182 secs. Pages in use: 43
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 120/2533 3/5 PhaseVariation-PT-D30CS100-LTLFireability-00 161083 m, 1184 m/sec, 3467233 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 135/169 3/5 PhaseVariation-PT-D30CS100-LTLFireability-13 195176 m, 1256 m/sec, 4138844 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1187 secs. Pages in use: 44
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 125/2533 3/5 PhaseVariation-PT-D30CS100-LTLFireability-00 166990 m, 1181 m/sec, 3618343 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 140/169 3/5 PhaseVariation-PT-D30CS100-LTLFireability-13 202069 m, 1378 m/sec, 4306980 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1192 secs. Pages in use: 44
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 130/2533 3/5 PhaseVariation-PT-D30CS100-LTLFireability-00 172763 m, 1154 m/sec, 3781149 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 145/169 3/5 PhaseVariation-PT-D30CS100-LTLFireability-13 209350 m, 1456 m/sec, 4465329 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1197 secs. Pages in use: 44
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 135/2533 3/5 PhaseVariation-PT-D30CS100-LTLFireability-00 178739 m, 1195 m/sec, 3931667 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 150/169 3/5 PhaseVariation-PT-D30CS100-LTLFireability-13 215926 m, 1315 m/sec, 4610708 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1202 secs. Pages in use: 44
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 140/2533 3/5 PhaseVariation-PT-D30CS100-LTLFireability-00 184382 m, 1128 m/sec, 4092574 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 155/169 3/5 PhaseVariation-PT-D30CS100-LTLFireability-13 222187 m, 1252 m/sec, 4749633 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1207 secs. Pages in use: 44
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 145/2533 3/5 PhaseVariation-PT-D30CS100-LTLFireability-00 190043 m, 1132 m/sec, 4254809 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 160/169 3/5 PhaseVariation-PT-D30CS100-LTLFireability-13 227862 m, 1135 m/sec, 4908090 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1212 secs. Pages in use: 44
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 150/2533 3/5 PhaseVariation-PT-D30CS100-LTLFireability-00 195229 m, 1037 m/sec, 4411970 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 165/169 3/5 PhaseVariation-PT-D30CS100-LTLFireability-13 233826 m, 1192 m/sec, 5084054 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1217 secs. Pages in use: 44
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][W] CANCELED task # 48 (type EXCL) for PhaseVariation-PT-D30CS100-LTLFireability-13 (local timeout)
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 0 0 1 1 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 155/2533 3/5 PhaseVariation-PT-D30CS100-LTLFireability-00 201179 m, 1190 m/sec, 4557398 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1222 secs. Pages in use: 44
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] LAUNCH task # 48 (type EXCL) for 47 PhaseVariation-PT-D30CS100-LTLFireability-13
[[35mlola[0m][I] time limit : 2378 sec
[[35mlola[0m][I] memory limit: 5 pages
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 160/180 3/5 PhaseVariation-PT-D30CS100-LTLFireability-00 206457 m, 1055 m/sec, 4655156 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 5/2378 1/5 PhaseVariation-PT-D30CS100-LTLFireability-13 7279 m, -45309 m/sec, 99861 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1227 secs. Pages in use: 46
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 165/180 3/5 PhaseVariation-PT-D30CS100-LTLFireability-00 211881 m, 1084 m/sec, 4769518 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 10/158 1/5 PhaseVariation-PT-D30CS100-LTLFireability-13 13374 m, 1219 m/sec, 217622 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1232 secs. Pages in use: 47
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 170/180 3/5 PhaseVariation-PT-D30CS100-LTLFireability-00 218071 m, 1238 m/sec, 4879076 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 15/158 1/5 PhaseVariation-PT-D30CS100-LTLFireability-13 20909 m, 1507 m/sec, 343131 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1237 secs. Pages in use: 47
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 175/180 3/5 PhaseVariation-PT-D30CS100-LTLFireability-00 223515 m, 1088 m/sec, 4992419 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 20/158 1/5 PhaseVariation-PT-D30CS100-LTLFireability-13 27929 m, 1404 m/sec, 485890 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1242 secs. Pages in use: 48
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 180/180 3/5 PhaseVariation-PT-D30CS100-LTLFireability-00 228779 m, 1052 m/sec, 5106191 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 25/158 1/5 PhaseVariation-PT-D30CS100-LTLFireability-13 33513 m, 1116 m/sec, 620078 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1247 secs. Pages in use: 48
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][W] CANCELED task # 1 (type EXCL) for PhaseVariation-PT-D30CS100-LTLFireability-00 (local timeout)
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 0 0 1 1 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 48 LTL EXCL 30/158 1/5 PhaseVariation-PT-D30CS100-LTLFireability-13 39317 m, 1160 m/sec, 776887 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1252 secs. Pages in use: 48
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] LAUNCH task # 1 (type EXCL) for 0 PhaseVariation-PT-D30CS100-LTLFireability-00
[[35mlola[0m][I] time limit : 2348 sec
[[35mlola[0m][I] memory limit: 5 pages
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 5/2348 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 3736 m, -45008 m/sec, 41599 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 35/169 1/5 PhaseVariation-PT-D30CS100-LTLFireability-13 44609 m, 1058 m/sec, 880869 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1257 secs. Pages in use: 51
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 10/2348 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 9163 m, 1085 m/sec, 141093 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 40/158 1/5 PhaseVariation-PT-D30CS100-LTLFireability-13 51053 m, 1288 m/sec, 990147 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1262 secs. Pages in use: 51
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 15/2348 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 13971 m, 961 m/sec, 249581 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 45/158 1/5 PhaseVariation-PT-D30CS100-LTLFireability-13 56491 m, 1087 m/sec, 1091134 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1267 secs. Pages in use: 51
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 20/2348 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 19373 m, 1080 m/sec, 340154 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 50/158 1/5 PhaseVariation-PT-D30CS100-LTLFireability-13 62825 m, 1266 m/sec, 1199207 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1272 secs. Pages in use: 51
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 25/2348 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 24373 m, 1000 m/sec, 431773 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 55/158 1/5 PhaseVariation-PT-D30CS100-LTLFireability-13 68079 m, 1050 m/sec, 1313340 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1277 secs. Pages in use: 51
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 30/2348 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 29419 m, 1009 m/sec, 544844 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 60/158 2/5 PhaseVariation-PT-D30CS100-LTLFireability-13 72715 m, 927 m/sec, 1426092 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1282 secs. Pages in use: 52
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 35/2348 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 33931 m, 902 m/sec, 643661 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 65/158 2/5 PhaseVariation-PT-D30CS100-LTLFireability-13 77915 m, 1040 m/sec, 1563648 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1287 secs. Pages in use: 52
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 40/2348 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 38708 m, 955 m/sec, 759504 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 70/158 2/5 PhaseVariation-PT-D30CS100-LTLFireability-13 82479 m, 912 m/sec, 1672316 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1292 secs. Pages in use: 52
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 45/2348 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 43899 m, 1038 m/sec, 864796 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 75/158 2/5 PhaseVariation-PT-D30CS100-LTLFireability-13 87377 m, 979 m/sec, 1774300 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1297 secs. Pages in use: 52
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 50/2348 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 48837 m, 987 m/sec, 955670 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 80/158 2/5 PhaseVariation-PT-D30CS100-LTLFireability-13 92729 m, 1070 m/sec, 1909819 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1302 secs. Pages in use: 52
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 55/2348 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 53797 m, 992 m/sec, 1065306 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 85/158 2/5 PhaseVariation-PT-D30CS100-LTLFireability-13 98283 m, 1110 m/sec, 2020849 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1307 secs. Pages in use: 53
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 60/2348 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 59235 m, 1087 m/sec, 1155395 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 90/158 2/5 PhaseVariation-PT-D30CS100-LTLFireability-13 103825 m, 1108 m/sec, 2145346 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1312 secs. Pages in use: 53
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 65/2348 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 64289 m, 1010 m/sec, 1253104 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 95/158 2/5 PhaseVariation-PT-D30CS100-LTLFireability-13 108449 m, 924 m/sec, 2270421 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1317 secs. Pages in use: 53
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 70/2348 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 68563 m, 854 m/sec, 1348631 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 100/158 2/5 PhaseVariation-PT-D30CS100-LTLFireability-13 112567 m, 823 m/sec, 2389382 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1322 secs. Pages in use: 53
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 75/2348 2/5 PhaseVariation-PT-D30CS100-LTLFireability-00 72652 m, 817 m/sec, 1437360 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 105/158 2/5 PhaseVariation-PT-D30CS100-LTLFireability-13 116393 m, 765 m/sec, 2508147 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1327 secs. Pages in use: 55
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 80/2348 2/5 PhaseVariation-PT-D30CS100-LTLFireability-00 77218 m, 913 m/sec, 1545869 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 110/158 2/5 PhaseVariation-PT-D30CS100-LTLFireability-13 121650 m, 1051 m/sec, 2636459 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1332 secs. Pages in use: 55
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 85/2348 2/5 PhaseVariation-PT-D30CS100-LTLFireability-00 81251 m, 806 m/sec, 1648327 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 115/158 2/5 PhaseVariation-PT-D30CS100-LTLFireability-13 127712 m, 1212 m/sec, 2741681 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1337 secs. Pages in use: 55
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 90/2348 2/5 PhaseVariation-PT-D30CS100-LTLFireability-00 86793 m, 1108 m/sec, 1770961 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 120/158 2/5 PhaseVariation-PT-D30CS100-LTLFireability-13 133532 m, 1164 m/sec, 2852863 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1342 secs. Pages in use: 55
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 95/2348 2/5 PhaseVariation-PT-D30CS100-LTLFireability-00 91861 m, 1013 m/sec, 1895515 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 125/158 2/5 PhaseVariation-PT-D30CS100-LTLFireability-13 139504 m, 1194 m/sec, 2949843 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1347 secs. Pages in use: 55
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 100/2348 2/5 PhaseVariation-PT-D30CS100-LTLFireability-00 96709 m, 969 m/sec, 2005967 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 130/158 2/5 PhaseVariation-PT-D30CS100-LTLFireability-13 144786 m, 1056 m/sec, 3054558 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1352 secs. Pages in use: 56
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 105/2348 2/5 PhaseVariation-PT-D30CS100-LTLFireability-00 101143 m, 886 m/sec, 2105544 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 135/158 2/5 PhaseVariation-PT-D30CS100-LTLFireability-13 149548 m, 952 m/sec, 3172597 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1357 secs. Pages in use: 57
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 110/2348 2/5 PhaseVariation-PT-D30CS100-LTLFireability-00 105199 m, 811 m/sec, 2209726 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 140/158 2/5 PhaseVariation-PT-D30CS100-LTLFireability-13 154537 m, 997 m/sec, 3295053 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1362 secs. Pages in use: 57
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 115/2348 2/5 PhaseVariation-PT-D30CS100-LTLFireability-00 109431 m, 846 m/sec, 2318860 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 145/158 3/5 PhaseVariation-PT-D30CS100-LTLFireability-13 158680 m, 828 m/sec, 3411085 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1367 secs. Pages in use: 59
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 120/2348 2/5 PhaseVariation-PT-D30CS100-LTLFireability-00 113591 m, 832 m/sec, 2430668 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 150/158 3/5 PhaseVariation-PT-D30CS100-LTLFireability-13 164592 m, 1182 m/sec, 3505389 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1372 secs. Pages in use: 59
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 125/2348 2/5 PhaseVariation-PT-D30CS100-LTLFireability-00 118229 m, 927 m/sec, 2568190 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 155/158 3/5 PhaseVariation-PT-D30CS100-LTLFireability-13 170590 m, 1199 m/sec, 3618390 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1377 secs. Pages in use: 59
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][W] CANCELED task # 48 (type EXCL) for PhaseVariation-PT-D30CS100-LTLFireability-13 (local timeout)
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 0 0 1 1 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 130/2348 2/5 PhaseVariation-PT-D30CS100-LTLFireability-00 123085 m, 971 m/sec, 2664075 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1382 secs. Pages in use: 59
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] LAUNCH task # 48 (type EXCL) for 47 PhaseVariation-PT-D30CS100-LTLFireability-13
[[35mlola[0m][I] time limit : 2218 sec
[[35mlola[0m][I] memory limit: 5 pages
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 135/167 2/5 PhaseVariation-PT-D30CS100-LTLFireability-00 127159 m, 814 m/sec, 2736704 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 5/2218 1/5 PhaseVariation-PT-D30CS100-LTLFireability-13 5975 m, -32923 m/sec, 80602 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1387 secs. Pages in use: 62
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 140/167 2/5 PhaseVariation-PT-D30CS100-LTLFireability-00 131277 m, 823 m/sec, 2823540 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 10/147 1/5 PhaseVariation-PT-D30CS100-LTLFireability-13 11197 m, 1044 m/sec, 172465 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1392 secs. Pages in use: 62
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 145/167 2/5 PhaseVariation-PT-D30CS100-LTLFireability-00 135829 m, 910 m/sec, 2905926 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 15/147 1/5 PhaseVariation-PT-D30CS100-LTLFireability-13 16717 m, 1104 m/sec, 273649 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1397 secs. Pages in use: 62
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 150/167 2/5 PhaseVariation-PT-D30CS100-LTLFireability-00 140303 m, 894 m/sec, 2987907 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 20/147 1/5 PhaseVariation-PT-D30CS100-LTLFireability-13 22437 m, 1144 m/sec, 370248 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1402 secs. Pages in use: 62
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 155/167 2/5 PhaseVariation-PT-D30CS100-LTLFireability-00 144618 m, 863 m/sec, 3080259 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 25/147 1/5 PhaseVariation-PT-D30CS100-LTLFireability-13 27343 m, 981 m/sec, 473628 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1407 secs. Pages in use: 62
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 160/167 2/5 PhaseVariation-PT-D30CS100-LTLFireability-00 148295 m, 735 m/sec, 3157970 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 30/147 1/5 PhaseVariation-PT-D30CS100-LTLFireability-13 31885 m, 908 m/sec, 583768 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1412 secs. Pages in use: 62
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 165/167 2/5 PhaseVariation-PT-D30CS100-LTLFireability-00 151617 m, 664 m/sec, 3231911 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 35/147 1/5 PhaseVariation-PT-D30CS100-LTLFireability-13 36425 m, 908 m/sec, 696517 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1417 secs. Pages in use: 62
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][W] CANCELED task # 1 (type EXCL) for PhaseVariation-PT-D30CS100-LTLFireability-00 (local timeout)
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 0 0 1 1 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 48 LTL EXCL 40/147 1/5 PhaseVariation-PT-D30CS100-LTLFireability-13 40561 m, 827 m/sec, 812699 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1422 secs. Pages in use: 62
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] LAUNCH task # 1 (type EXCL) for 0 PhaseVariation-PT-D30CS100-LTLFireability-00
[[35mlola[0m][I] time limit : 2178 sec
[[35mlola[0m][I] memory limit: 5 pages
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 5/2178 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 2506 m, -29822 m/sec, 22596 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 45/158 1/5 PhaseVariation-PT-D30CS100-LTLFireability-13 45275 m, 942 m/sec, 888723 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1427 secs. Pages in use: 65
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 10/2178 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 6577 m, 814 m/sec, 92839 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 50/147 1/5 PhaseVariation-PT-D30CS100-LTLFireability-13 49665 m, 878 m/sec, 963819 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1432 secs. Pages in use: 65
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 15/2178 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 10293 m, 743 m/sec, 165700 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 55/147 1/5 PhaseVariation-PT-D30CS100-LTLFireability-13 53663 m, 799 m/sec, 1047195 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1437 secs. Pages in use: 65
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 20/2178 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 13839 m, 709 m/sec, 244909 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 60/147 1/5 PhaseVariation-PT-D30CS100-LTLFireability-13 58407 m, 948 m/sec, 1123654 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1442 secs. Pages in use: 65
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 25/2178 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 17773 m, 786 m/sec, 308807 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 65/147 1/5 PhaseVariation-PT-D30CS100-LTLFireability-13 62795 m, 877 m/sec, 1198668 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1447 secs. Pages in use: 65
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 30/2178 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 21961 m, 837 m/sec, 385024 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 70/147 1/5 PhaseVariation-PT-D30CS100-LTLFireability-13 67049 m, 850 m/sec, 1289649 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1452 secs. Pages in use: 66
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 35/2178 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 25803 m, 768 m/sec, 463457 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 75/147 1/5 PhaseVariation-PT-D30CS100-LTLFireability-13 70741 m, 738 m/sec, 1380973 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1457 secs. Pages in use: 67
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 40/2178 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 29457 m, 730 m/sec, 545742 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 80/147 2/5 PhaseVariation-PT-D30CS100-LTLFireability-13 74385 m, 728 m/sec, 1466047 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1462 secs. Pages in use: 68
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 45/2178 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 33238 m, 756 m/sec, 627144 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 85/147 2/5 PhaseVariation-PT-D30CS100-LTLFireability-13 78007 m, 724 m/sec, 1566551 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1467 secs. Pages in use: 68
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 50/2178 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 36831 m, 718 m/sec, 712916 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 90/147 2/5 PhaseVariation-PT-D30CS100-LTLFireability-13 81687 m, 736 m/sec, 1655880 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1472 secs. Pages in use: 68
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 55/2178 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 40107 m, 655 m/sec, 803705 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 95/147 2/5 PhaseVariation-PT-D30CS100-LTLFireability-13 85815 m, 825 m/sec, 1742878 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1477 secs. Pages in use: 68
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 60/2178 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 44429 m, 864 m/sec, 876788 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 100/147 2/5 PhaseVariation-PT-D30CS100-LTLFireability-13 89643 m, 765 m/sec, 1828002 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1482 secs. Pages in use: 68
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 65/2178 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 48617 m, 837 m/sec, 951661 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 105/147 2/5 PhaseVariation-PT-D30CS100-LTLFireability-13 93257 m, 722 m/sec, 1918620 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1487 secs. Pages in use: 69
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 70/2178 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 52323 m, 741 m/sec, 1028625 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 110/147 2/5 PhaseVariation-PT-D30CS100-LTLFireability-13 97429 m, 834 m/sec, 2005763 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1492 secs. Pages in use: 69
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 75/2178 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 56489 m, 833 m/sec, 1105840 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 115/147 2/5 PhaseVariation-PT-D30CS100-LTLFireability-13 101579 m, 830 m/sec, 2093841 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1497 secs. Pages in use: 69
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 80/2178 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 60479 m, 798 m/sec, 1179542 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 120/147 2/5 PhaseVariation-PT-D30CS100-LTLFireability-13 105429 m, 770 m/sec, 2186897 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1502 secs. Pages in use: 71
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 85/2178 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 64243 m, 752 m/sec, 1252266 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 125/147 2/5 PhaseVariation-PT-D30CS100-LTLFireability-13 108737 m, 661 m/sec, 2278761 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1507 secs. Pages in use: 71
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 90/2178 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 67563 m, 664 m/sec, 1329167 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 130/147 2/5 PhaseVariation-PT-D30CS100-LTLFireability-13 111613 m, 575 m/sec, 2363220 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1512 secs. Pages in use: 71
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 95/2178 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 70895 m, 666 m/sec, 1403570 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 135/147 2/5 PhaseVariation-PT-D30CS100-LTLFireability-13 114501 m, 577 m/sec, 2448975 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1517 secs. Pages in use: 71
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 100/2178 2/5 PhaseVariation-PT-D30CS100-LTLFireability-00 74297 m, 680 m/sec, 1475861 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 140/147 2/5 PhaseVariation-PT-D30CS100-LTLFireability-13 117437 m, 587 m/sec, 2541424 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1522 secs. Pages in use: 72
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 105/2178 2/5 PhaseVariation-PT-D30CS100-LTLFireability-00 77569 m, 654 m/sec, 1555836 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 145/147 2/5 PhaseVariation-PT-D30CS100-LTLFireability-13 120392 m, 591 m/sec, 2617677 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1527 secs. Pages in use: 72
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][W] CANCELED task # 48 (type EXCL) for PhaseVariation-PT-D30CS100-LTLFireability-13 (local timeout)
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 0 0 1 1 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 110/2178 2/5 PhaseVariation-PT-D30CS100-LTLFireability-00 80563 m, 598 m/sec, 1634338 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1532 secs. Pages in use: 72
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] LAUNCH task # 48 (type EXCL) for 47 PhaseVariation-PT-D30CS100-LTLFireability-13
[[35mlola[0m][I] time limit : 2068 sec
[[35mlola[0m][I] memory limit: 5 pages
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 115/155 2/5 PhaseVariation-PT-D30CS100-LTLFireability-00 83677 m, 622 m/sec, 1701089 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 5/2068 1/5 PhaseVariation-PT-D30CS100-LTLFireability-13 4325 m, -23213 m/sec, 51254 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1537 secs. Pages in use: 74
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 120/155 2/5 PhaseVariation-PT-D30CS100-LTLFireability-00 86482 m, 561 m/sec, 1762256 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 10/137 1/5 PhaseVariation-PT-D30CS100-LTLFireability-13 8214 m, 777 m/sec, 115422 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1542 secs. Pages in use: 75
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 125/155 2/5 PhaseVariation-PT-D30CS100-LTLFireability-00 89310 m, 565 m/sec, 1829563 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 15/137 1/5 PhaseVariation-PT-D30CS100-LTLFireability-13 11743 m, 705 m/sec, 182175 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1547 secs. Pages in use: 75
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 130/155 2/5 PhaseVariation-PT-D30CS100-LTLFireability-00 92013 m, 540 m/sec, 1900139 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 20/137 1/5 PhaseVariation-PT-D30CS100-LTLFireability-13 15387 m, 728 m/sec, 253670 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1552 secs. Pages in use: 75
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 135/155 2/5 PhaseVariation-PT-D30CS100-LTLFireability-00 95065 m, 610 m/sec, 1970161 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 25/137 1/5 PhaseVariation-PT-D30CS100-LTLFireability-13 19441 m, 810 m/sec, 319892 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1557 secs. Pages in use: 75
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 140/155 2/5 PhaseVariation-PT-D30CS100-LTLFireability-00 97981 m, 583 m/sec, 2035045 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 30/137 1/5 PhaseVariation-PT-D30CS100-LTLFireability-13 22907 m, 693 m/sec, 381186 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1562 secs. Pages in use: 76
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 145/155 2/5 PhaseVariation-PT-D30CS100-LTLFireability-00 100833 m, 570 m/sec, 2097702 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 35/137 1/5 PhaseVariation-PT-D30CS100-LTLFireability-13 26441 m, 706 m/sec, 450604 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1567 secs. Pages in use: 76
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 150/155 2/5 PhaseVariation-PT-D30CS100-LTLFireability-00 103589 m, 551 m/sec, 2164673 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 40/137 1/5 PhaseVariation-PT-D30CS100-LTLFireability-13 29619 m, 635 m/sec, 525362 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1572 secs. Pages in use: 76
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 155/155 2/5 PhaseVariation-PT-D30CS100-LTLFireability-00 106181 m, 518 m/sec, 2240220 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 45/137 1/5 PhaseVariation-PT-D30CS100-LTLFireability-13 32501 m, 576 m/sec, 596680 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1577 secs. Pages in use: 76
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][W] CANCELED task # 1 (type EXCL) for PhaseVariation-PT-D30CS100-LTLFireability-00 (local timeout)
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 0 0 1 1 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 48 LTL EXCL 50/137 1/5 PhaseVariation-PT-D30CS100-LTLFireability-13 35411 m, 582 m/sec, 667947 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1582 secs. Pages in use: 77
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] LAUNCH task # 1 (type EXCL) for 0 PhaseVariation-PT-D30CS100-LTLFireability-00
[[35mlola[0m][I] time limit : 2018 sec
[[35mlola[0m][I] memory limit: 5 pages
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 5/2018 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 1527 m, -20930 m/sec, 8093 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 55/147 1/5 PhaseVariation-PT-D30CS100-LTLFireability-13 38007 m, 519 m/sec, 739005 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1587 secs. Pages in use: 79
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 10/2018 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 5189 m, 732 m/sec, 71075 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 60/137 1/5 PhaseVariation-PT-D30CS100-LTLFireability-13 40728 m, 544 m/sec, 814997 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1592 secs. Pages in use: 79
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 15/2018 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 8305 m, 623 m/sec, 126169 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 65/137 1/5 PhaseVariation-PT-D30CS100-LTLFireability-13 44435 m, 741 m/sec, 875782 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1597 secs. Pages in use: 79
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 20/2018 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 11053 m, 549 m/sec, 177138 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 70/137 1/5 PhaseVariation-PT-D30CS100-LTLFireability-13 47643 m, 641 m/sec, 926008 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1602 secs. Pages in use: 80
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 25/2018 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 13475 m, 484 m/sec, 233557 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 75/137 1/5 PhaseVariation-PT-D30CS100-LTLFireability-13 51161 m, 703 m/sec, 992399 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1607 secs. Pages in use: 80
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 30/2018 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 16379 m, 580 m/sec, 285881 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 80/137 1/5 PhaseVariation-PT-D30CS100-LTLFireability-13 54699 m, 707 m/sec, 1061749 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1612 secs. Pages in use: 80
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 35/2018 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 19484 m, 621 m/sec, 341000 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 85/137 1/5 PhaseVariation-PT-D30CS100-LTLFireability-13 57699 m, 600 m/sec, 1114534 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1617 secs. Pages in use: 81
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 40/2018 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 22517 m, 606 m/sec, 395845 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 90/137 1/5 PhaseVariation-PT-D30CS100-LTLFireability-13 60524 m, 565 m/sec, 1156227 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1622 secs. Pages in use: 81
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 45/2018 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 25871 m, 670 m/sec, 465224 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 95/137 1/5 PhaseVariation-PT-D30CS100-LTLFireability-13 63245 m, 544 m/sec, 1206804 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1627 secs. Pages in use: 81
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 50/2018 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 28681 m, 562 m/sec, 530047 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 100/137 1/5 PhaseVariation-PT-D30CS100-LTLFireability-13 66067 m, 564 m/sec, 1265903 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1632 secs. Pages in use: 82
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 55/2018 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 31365 m, 536 m/sec, 589192 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 105/137 1/5 PhaseVariation-PT-D30CS100-LTLFireability-13 68265 m, 439 m/sec, 1317623 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1637 secs. Pages in use: 82
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 60/2018 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 33819 m, 490 m/sec, 640595 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 110/137 1/5 PhaseVariation-PT-D30CS100-LTLFireability-13 70521 m, 451 m/sec, 1373599 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1642 secs. Pages in use: 82
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 65/2018 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 36136 m, 463 m/sec, 697347 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 115/137 2/5 PhaseVariation-PT-D30CS100-LTLFireability-13 73363 m, 568 m/sec, 1441531 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1647 secs. Pages in use: 83
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 70/2018 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 38531 m, 479 m/sec, 755209 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 120/137 2/5 PhaseVariation-PT-D30CS100-LTLFireability-13 75843 m, 496 m/sec, 1506808 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1652 secs. Pages in use: 83
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 75/2018 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 41245 m, 542 m/sec, 822105 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 125/137 2/5 PhaseVariation-PT-D30CS100-LTLFireability-13 78553 m, 542 m/sec, 1582552 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1657 secs. Pages in use: 84
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 80/2018 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 44049 m, 560 m/sec, 867930 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 130/137 2/5 PhaseVariation-PT-D30CS100-LTLFireability-13 81215 m, 532 m/sec, 1647524 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1662 secs. Pages in use: 84
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 85/2018 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 47309 m, 652 m/sec, 927667 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 135/137 2/5 PhaseVariation-PT-D30CS100-LTLFireability-13 83941 m, 545 m/sec, 1707702 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1667 secs. Pages in use: 84
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][W] CANCELED task # 48 (type EXCL) for PhaseVariation-PT-D30CS100-LTLFireability-13 (local timeout)
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 0 0 1 1 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 90/2018 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 50545 m, 647 m/sec, 988817 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1672 secs. Pages in use: 84
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] LAUNCH task # 48 (type EXCL) for 47 PhaseVariation-PT-D30CS100-LTLFireability-13
[[35mlola[0m][I] time limit : 1928 sec
[[35mlola[0m][I] memory limit: 5 pages
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 95/144 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 52937 m, 478 m/sec, 1045841 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 5/1928 1/5 PhaseVariation-PT-D30CS100-LTLFireability-13 3985 m, -15991 m/sec, 47154 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1677 secs. Pages in use: 86
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 100/144 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 55547 m, 522 m/sec, 1090974 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 10/128 1/5 PhaseVariation-PT-D30CS100-LTLFireability-13 7333 m, 669 m/sec, 100565 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1682 secs. Pages in use: 86
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 105/144 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 57723 m, 435 m/sec, 1132321 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 15/128 1/5 PhaseVariation-PT-D30CS100-LTLFireability-13 10421 m, 617 m/sec, 157120 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1687 secs. Pages in use: 86
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 110/144 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 60461 m, 547 m/sec, 1179108 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 20/128 1/5 PhaseVariation-PT-D30CS100-LTLFireability-13 13187 m, 553 m/sec, 212422 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1692 secs. Pages in use: 86
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 115/144 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 63365 m, 580 m/sec, 1233908 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 25/128 1/5 PhaseVariation-PT-D30CS100-LTLFireability-13 15397 m, 442 m/sec, 253889 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1697 secs. Pages in use: 86
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 120/144 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 65992 m, 525 m/sec, 1294490 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 30/128 1/5 PhaseVariation-PT-D30CS100-LTLFireability-13 17763 m, 473 m/sec, 292437 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1702 secs. Pages in use: 87
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 125/144 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 68745 m, 550 m/sec, 1352897 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 35/128 1/5 PhaseVariation-PT-D30CS100-LTLFireability-13 20163 m, 480 m/sec, 331815 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1707 secs. Pages in use: 87
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 130/144 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 71399 m, 530 m/sec, 1412034 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 40/128 1/5 PhaseVariation-PT-D30CS100-LTLFireability-13 22737 m, 514 m/sec, 378289 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1712 secs. Pages in use: 87
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 135/144 2/5 PhaseVariation-PT-D30CS100-LTLFireability-00 73723 m, 464 m/sec, 1464906 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 45/128 1/5 PhaseVariation-PT-D30CS100-LTLFireability-13 25655 m, 583 m/sec, 433427 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1717 secs. Pages in use: 88
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 140/144 2/5 PhaseVariation-PT-D30CS100-LTLFireability-00 76109 m, 477 m/sec, 1520361 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 50/128 1/5 PhaseVariation-PT-D30CS100-LTLFireability-13 28651 m, 599 m/sec, 503056 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1722 secs. Pages in use: 88
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][W] CANCELED task # 1 (type EXCL) for PhaseVariation-PT-D30CS100-LTLFireability-00 (local timeout)
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 0 0 1 1 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 48 LTL EXCL 55/128 1/5 PhaseVariation-PT-D30CS100-LTLFireability-13 31403 m, 550 m/sec, 572738 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1727 secs. Pages in use: 88
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] LAUNCH task # 1 (type EXCL) for 0 PhaseVariation-PT-D30CS100-LTLFireability-00
[[35mlola[0m][I] time limit : 1873 sec
[[35mlola[0m][I] memory limit: 5 pages
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 5/1873 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 965 m, -15028 m/sec, 1361 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 60/137 1/5 PhaseVariation-PT-D30CS100-LTLFireability-13 33977 m, 514 m/sec, 632050 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1732 secs. Pages in use: 90
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 10/1873 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 3801 m, 567 m/sec, 42633 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 65/128 1/5 PhaseVariation-PT-D30CS100-LTLFireability-13 36313 m, 467 m/sec, 693655 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1737 secs. Pages in use: 90
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 15/1873 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 6405 m, 520 m/sec, 90853 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 70/128 1/5 PhaseVariation-PT-D30CS100-LTLFireability-13 38577 m, 452 m/sec, 755212 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1742 secs. Pages in use: 92
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 20/1873 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 8984 m, 515 m/sec, 136742 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 75/128 1/5 PhaseVariation-PT-D30CS100-LTLFireability-13 40993 m, 483 m/sec, 818268 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1747 secs. Pages in use: 93
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 25/1873 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 11649 m, 533 m/sec, 189650 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 80/128 1/5 PhaseVariation-PT-D30CS100-LTLFireability-13 43969 m, 595 m/sec, 866007 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1752 secs. Pages in use: 94
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 30/1873 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 14007 m, 471 m/sec, 250963 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 85/128 1/5 PhaseVariation-PT-D30CS100-LTLFireability-13 46893 m, 584 m/sec, 912972 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1757 secs. Pages in use: 94
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 35/1873 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 16687 m, 536 m/sec, 290184 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 90/128 1/5 PhaseVariation-PT-D30CS100-LTLFireability-13 49661 m, 553 m/sec, 963692 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1762 secs. Pages in use: 94
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 40/1873 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 19297 m, 522 m/sec, 338176 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 95/128 1/5 PhaseVariation-PT-D30CS100-LTLFireability-13 52485 m, 564 m/sec, 1020134 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1767 secs. Pages in use: 94
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 45/1873 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 21925 m, 525 m/sec, 384048 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 100/128 1/5 PhaseVariation-PT-D30CS100-LTLFireability-13 55341 m, 571 m/sec, 1071167 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1772 secs. Pages in use: 94
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 50/1873 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 24317 m, 478 m/sec, 430698 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 105/128 1/5 PhaseVariation-PT-D30CS100-LTLFireability-13 58307 m, 593 m/sec, 1122638 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1777 secs. Pages in use: 94
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 55/1873 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 26603 m, 457 m/sec, 484479 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 110/128 1/5 PhaseVariation-PT-D30CS100-LTLFireability-13 61315 m, 601 m/sec, 1169367 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1782 secs. Pages in use: 95
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 60/1873 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 28933 m, 466 m/sec, 534102 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 115/128 1/5 PhaseVariation-PT-D30CS100-LTLFireability-13 63749 m, 486 m/sec, 1217429 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1787 secs. Pages in use: 95
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 65/1873 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 31269 m, 467 m/sec, 586267 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 120/128 1/5 PhaseVariation-PT-D30CS100-LTLFireability-13 66227 m, 495 m/sec, 1270231 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1792 secs. Pages in use: 96
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 70/1873 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 33440 m, 434 m/sec, 631892 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 125/128 1/5 PhaseVariation-PT-D30CS100-LTLFireability-13 68549 m, 464 m/sec, 1323249 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1797 secs. Pages in use: 96
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][W] CANCELED task # 48 (type EXCL) for PhaseVariation-PT-D30CS100-LTLFireability-13 (local timeout)
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 0 0 1 1 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 75/1873 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 35577 m, 427 m/sec, 682261 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1802 secs. Pages in use: 97
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] LAUNCH task # 48 (type EXCL) for 47 PhaseVariation-PT-D30CS100-LTLFireability-13
[[35mlola[0m][I] time limit : 1798 sec
[[35mlola[0m][I] memory limit: 5 pages
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 80/133 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 37729 m, 430 m/sec, 733162 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 5/1798 1/5 PhaseVariation-PT-D30CS100-LTLFireability-13 3571 m, -12995 m/sec, 38544 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1807 secs. Pages in use: 99
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 85/133 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 39519 m, 358 m/sec, 783126 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 10/119 1/5 PhaseVariation-PT-D30CS100-LTLFireability-13 6191 m, 524 m/sec, 83494 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1812 secs. Pages in use: 100
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 90/133 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 42018 m, 499 m/sec, 833314 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 15/119 1/5 PhaseVariation-PT-D30CS100-LTLFireability-13 9147 m, 591 m/sec, 131767 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1817 secs. Pages in use: 100
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 95/133 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 44307 m, 457 m/sec, 874065 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 20/119 1/5 PhaseVariation-PT-D30CS100-LTLFireability-13 11883 m, 547 m/sec, 185065 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1822 secs. Pages in use: 100
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 100/133 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 46901 m, 518 m/sec, 918473 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 25/119 1/5 PhaseVariation-PT-D30CS100-LTLFireability-13 14273 m, 478 m/sec, 237775 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1827 secs. Pages in use: 100
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 105/133 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 49266 m, 473 m/sec, 966191 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 30/119 1/5 PhaseVariation-PT-D30CS100-LTLFireability-13 17131 m, 571 m/sec, 282003 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1832 secs. Pages in use: 100
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 110/133 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 51545 m, 455 m/sec, 1011502 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 35/119 1/5 PhaseVariation-PT-D30CS100-LTLFireability-13 19743 m, 522 m/sec, 325208 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1837 secs. Pages in use: 100
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 115/133 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 53551 m, 401 m/sec, 1062465 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 40/119 1/5 PhaseVariation-PT-D30CS100-LTLFireability-13 22465 m, 544 m/sec, 370837 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1842 secs. Pages in use: 100
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 120/133 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 56289 m, 547 m/sec, 1102605 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 45/119 1/5 PhaseVariation-PT-D30CS100-LTLFireability-13 25145 m, 536 m/sec, 423356 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1847 secs. Pages in use: 100
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 125/133 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 58953 m, 532 m/sec, 1151380 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 50/119 1/5 PhaseVariation-PT-D30CS100-LTLFireability-13 27597 m, 490 m/sec, 478790 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1852 secs. Pages in use: 101
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 130/133 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 61419 m, 493 m/sec, 1195745 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 55/119 1/5 PhaseVariation-PT-D30CS100-LTLFireability-13 29939 m, 468 m/sec, 532620 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1857 secs. Pages in use: 101
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][W] CANCELED task # 1 (type EXCL) for PhaseVariation-PT-D30CS100-LTLFireability-00 (local timeout)
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 0 0 1 1 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 48 LTL EXCL 60/119 1/5 PhaseVariation-PT-D30CS100-LTLFireability-13 32311 m, 474 m/sec, 593006 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1862 secs. Pages in use: 101
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] LAUNCH task # 1 (type EXCL) for 0 PhaseVariation-PT-D30CS100-LTLFireability-00
[[35mlola[0m][I] time limit : 1738 sec
[[35mlola[0m][I] memory limit: 5 pages
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 5/1738 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 560 m, -12171 m/sec, 559 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 65/128 1/5 PhaseVariation-PT-D30CS100-LTLFireability-13 34551 m, 448 m/sec, 646420 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1867 secs. Pages in use: 103
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 10/1738 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 3315 m, 551 m/sec, 36528 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 70/119 1/5 PhaseVariation-PT-D30CS100-LTLFireability-13 36665 m, 422 m/sec, 702793 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1872 secs. Pages in use: 103
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 15/1738 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 5785 m, 494 m/sec, 80020 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 75/119 1/5 PhaseVariation-PT-D30CS100-LTLFireability-13 38590 m, 385 m/sec, 755674 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1877 secs. Pages in use: 103
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 20/1738 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 8173 m, 477 m/sec, 124573 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 80/119 1/5 PhaseVariation-PT-D30CS100-LTLFireability-13 40807 m, 443 m/sec, 815907 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1882 secs. Pages in use: 103
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-07: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-08: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-09: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-10: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-12: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-13: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-15: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.] 1 LTL EXCL 25/1738 1/5 PhaseVariation-PT-D30CS100-LTLFireability-00 10385 m, 442 m/sec, 166566 t fired, .
[[35mlola[0m][.] 48 LTL EXCL 85/119 1/5 PhaseVariation-PT-D30CS100-LTLFireability-13 43589 m, 556 m/sec, 858830 t fired, .
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 1887 secs. Pages in use: 103
[[35mlola[0m][.] # running tasks: 2 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS100-LTLFireability-06: LTL true LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-11: LTL false LTL model checker[0m
[[35mlola[0m][.] [1m[31mPhaseVariation-PT-D30CS100-LTLFireability-14: LTL false LTL model checker[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-00: LTL 0 0 1 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-01: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-02: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-03: LTL 0 1 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-04: CONJ 0 2 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS100-LTLFireability-05: LTL 0 1 0 0 1 0 0 0
========== file over 1MB has been truncated ======
retrieve it from the run archives if needed
Sequence of Actions to be Executed by the VM
This is useful if one wants to reexecute the tool in the VM from the submitted image disk.
set -x
# this is for BenchKit: configuration of major elements for the test
export BK_INPUT="PhaseVariation-PT-D30CS100"
export BK_EXAMINATION="LTLFireability"
export BK_TOOL="lola"
export BK_RESULT_DIR="/tmp/BK_RESULTS/OUTPUTS"
export BK_TIME_CONFINEMENT="3600"
export BK_MEMORY_CONFINEMENT="16384"
export BK_BIN_PATH="/home/mcc/BenchKit/bin/"
# this is specific to your benchmark or test
export BIN_DIR="$HOME/BenchKit/bin"
# remove the execution directoty if it exists (to avoid increse of .vmdk images)
if [ -d execution ] ; then
rm -rf execution
fi
# this is for BenchKit: explicit launching of the test
echo "====================================================================="
echo " Generated by BenchKit 2-5568"
echo " Executing tool lola"
echo " Input is PhaseVariation-PT-D30CS100, examination is LTLFireability"
echo " Time confinement is $BK_TIME_CONFINEMENT seconds"
echo " Memory confinement is 16384 MBytes"
echo " Number of cores is 4"
echo " Run identifier is r269-smll-171654408700372"
echo "====================================================================="
echo
echo "--------------------"
echo "preparation of the directory to be used:"
tar xzf /home/mcc/BenchKit/INPUTS/PhaseVariation-PT-D30CS100.tgz
mv PhaseVariation-PT-D30CS100 execution
cd execution
if [ "LTLFireability" = "ReachabilityDeadlock" ] || [ "LTLFireability" = "UpperBounds" ] || [ "LTLFireability" = "QuasiLiveness" ] || [ "LTLFireability" = "StableMarking" ] || [ "LTLFireability" = "Liveness" ] || [ "LTLFireability" = "OneSafe" ] || [ "LTLFireability" = "StateSpace" ]; then
rm -f GenericPropertiesVerdict.xml
fi
pwd
ls -lh
echo
echo "--------------------"
echo "content from stdout:"
echo
echo "=== Data for post analysis generated by BenchKit (invocation template)"
echo
if [ "LTLFireability" = "UpperBounds" ] ; then
echo "The expected result is a vector of positive values"
echo NUM_VECTOR
elif [ "LTLFireability" != "StateSpace" ] ; then
echo "The expected result is a vector of booleans"
echo BOOL_VECTOR
else
echo "no data necessary for post analysis"
fi
echo
if [ -f "LTLFireability.txt" ] ; then
echo "here is the order used to build the result vector(from text file)"
for x in $(grep Property LTLFireability.txt | cut -d ' ' -f 2 | sort -u) ; do
echo "FORMULA_NAME $x"
done
elif [ -f "LTLFireability.xml" ] ; then # for cunf (txt files deleted;-)
echo echo "here is the order used to build the result vector(from xml file)"
for x in $(grep '
echo "FORMULA_NAME $x"
done
elif [ "LTLFireability" = "ReachabilityDeadlock" ] || [ "LTLFireability" = "QuasiLiveness" ] || [ "LTLFireability" = "StableMarking" ] || [ "LTLFireability" = "Liveness" ] || [ "LTLFireability" = "OneSafe" ] ; then
echo "FORMULA_NAME LTLFireability"
fi
echo
echo "=== Now, execution of the tool begins"
echo
echo -n "BK_START "
date -u +%s%3N
echo
timeout -s 9 $BK_TIME_CONFINEMENT bash -c "/home/mcc/BenchKit/BenchKit_head.sh 2> STDERR ; echo ; echo -n \"BK_STOP \" ; date -u +%s%3N"
if [ $? -eq 137 ] ; then
echo
echo "BK_TIME_CONFINEMENT_REACHED"
fi
echo
echo "--------------------"
echo "content from stderr:"
echo
cat STDERR ;