About the Execution of LoLA for PhaseVariation-PT-D30CS010
Execution Summary | |||||
Max Memory Used (MB) |
Time wait (ms) | CPU Usage (ms) | I/O Wait (ms) | Computed Result | Execution Status |
15604.432 | 540910.00 | 1394413.00 | 973.60 | [undef] | Cannot compute |
Execution Chart
We display below the execution chart for this examination (boot time has been removed).
Trace from the execution
Formatting '/data/fkordon/mcc2024-input.r269-smll-171654408700361.qcow2', fmt=qcow2 size=4294967296 backing_file=/data/fkordon/mcc2024-input.qcow2 backing_fmt=qcow2 cluster_size=65536 lazy_refcounts=off refcount_bits=16
Waiting for the VM to be ready (probing ssh)
..................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................
=====================================================================
Generated by BenchKit 2-5568
Executing tool lola
Input is PhaseVariation-PT-D30CS010, examination is CTLCardinality
Time confinement is 3600 seconds
Memory confinement is 16384 MBytes
Number of cores is 4
Run identifier is r269-smll-171654408700361
=====================================================================
--------------------
preparation of the directory to be used:
/home/mcc/execution
total 30M
-rw-r--r-- 1 mcc users 7.3K May 14 13:22 CTLCardinality.txt
-rw-r--r-- 1 mcc users 61K May 14 13:22 CTLCardinality.xml
-rw-r--r-- 1 mcc users 11K May 14 13:22 CTLFireability.txt
-rw-r--r-- 1 mcc users 70K May 14 13:22 CTLFireability.xml
-rw-r--r-- 1 mcc users 4.2K May 18 16:43 GenericPropertiesDefinition.xml
-rw-r--r-- 1 mcc users 6.1K May 18 16:43 GenericPropertiesVerdict.xml
-rw-r--r-- 1 mcc users 4.7K Apr 23 07:42 LTLCardinality.txt
-rw-r--r-- 1 mcc users 26K Apr 23 07:42 LTLCardinality.xml
-rw-r--r-- 1 mcc users 3.3K May 19 07:25 LTLFireability.txt
-rw-r--r-- 1 mcc users 17K May 19 18:46 LTLFireability.xml
-rw-r--r-- 1 mcc users 12K Apr 11 21:44 ReachabilityCardinality.txt
-rw-r--r-- 1 mcc users 92K Apr 11 21:44 ReachabilityCardinality.xml
-rw-r--r-- 1 mcc users 17K Apr 11 21:31 ReachabilityFireability.txt
-rw-r--r-- 1 mcc users 92K Apr 11 21:31 ReachabilityFireability.xml
-rw-r--r-- 1 mcc users 1.9K Apr 23 07:42 UpperBounds.txt
-rw-r--r-- 1 mcc users 4.0K Apr 23 07:42 UpperBounds.xml
-rw-r--r-- 1 mcc users 6 May 18 16:43 equiv_col
-rw-r--r-- 1 mcc users 9 May 18 16:43 instance
-rw-r--r-- 1 mcc users 6 May 18 16:43 iscolored
-rw-r--r-- 1 mcc users 30M May 18 16:43 model.pnml
--------------------
content from stdout:
=== Data for post analysis generated by BenchKit (invocation template)
The expected result is a vector of booleans
BOOL_VECTOR
here is the order used to build the result vector(from text file)
FORMULA_NAME PhaseVariation-PT-D30CS010-CTLCardinality-2024-00
FORMULA_NAME PhaseVariation-PT-D30CS010-CTLCardinality-2024-01
FORMULA_NAME PhaseVariation-PT-D30CS010-CTLCardinality-2024-02
FORMULA_NAME PhaseVariation-PT-D30CS010-CTLCardinality-2024-03
FORMULA_NAME PhaseVariation-PT-D30CS010-CTLCardinality-2024-04
FORMULA_NAME PhaseVariation-PT-D30CS010-CTLCardinality-2024-05
FORMULA_NAME PhaseVariation-PT-D30CS010-CTLCardinality-2024-06
FORMULA_NAME PhaseVariation-PT-D30CS010-CTLCardinality-2024-07
FORMULA_NAME PhaseVariation-PT-D30CS010-CTLCardinality-2024-08
FORMULA_NAME PhaseVariation-PT-D30CS010-CTLCardinality-2024-09
FORMULA_NAME PhaseVariation-PT-D30CS010-CTLCardinality-2024-10
FORMULA_NAME PhaseVariation-PT-D30CS010-CTLCardinality-2024-11
FORMULA_NAME PhaseVariation-PT-D30CS010-CTLCardinality-2023-12
FORMULA_NAME PhaseVariation-PT-D30CS010-CTLCardinality-2023-13
FORMULA_NAME PhaseVariation-PT-D30CS010-CTLCardinality-2023-14
FORMULA_NAME PhaseVariation-PT-D30CS010-CTLCardinality-2023-15
=== Now, execution of the tool begins
BK_START 1717205726491
BK_STOP 1717206267401
--------------------
content from stderr:
[[35mlola[0m][I] LoLA will run for 3600 seconds at most ([1m[36m--timelimit[0m)
[[35mlola[0m][W] [1m[33munknown unit in memory specification: using default[0m
[[35mlola[0m][I] MEM LIMIT 5
[[35mlola[0m][I] NET
[[35mlola[0m][I] reading [1m[34mnet[0m from [4m[34mmodel.pnml[0m
[[35mlola[0m][I] input: PNML file ([1m[36m--pnmlnet[0m)
[[35mlola[0m][I] reading pnml
[[35mlola[0m][I] PNML file contains place/transition net
[[35mlola[0m][I] closed [1m[34mnet[0m file [4m[34mmodel.pnml[0m
[[35mlola[0m][I] finished parsing
[[35mlola[0m][I] Reading formula.
[[35mlola[0m][I] Using XML format ([1m[36m--xmlformula[0m)
[[35mlola[0m][I] reading XML formula
[[35mlola[0m][I] reading [1m[34mformula[0m from [4m[34mCTLCardinality.xml[0m
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-00: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-01: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-02: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-03: CTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-04: CTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-05: CTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-06: CTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-07: CTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-08: CTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-09: CTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-10: INITIAL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-11: CTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-12: EF 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-13: CTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-14: DISJ 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-15: CTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 64 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-00: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-01: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-02: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-03: CTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-04: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-05: CTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-06: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-07: CTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-08: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-09: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-10: INITIAL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-11: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-12: EF 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-13: CTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-14: DISJ 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-15: CTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 69 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-00: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-01: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-02: CONJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-03: CTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-04: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-05: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-06: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-07: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-08: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-09: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-10: INITIAL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-11: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-12: EF 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-13: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-14: DISJ 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-15: CTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 74 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] Rule S: 52 transitions removed,2 places removed
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-00: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-01: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-02: CONJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-03: CTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-04: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-05: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-06: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-07: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-08: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-09: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-10: INITIAL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-11: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-12: EF 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-13: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-14: DISJ 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-15: CTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 79 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-00: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-01: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-02: CONJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-03: CTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-04: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-05: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-06: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-07: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-08: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-09: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-10: INITIAL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-11: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-12: EF 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-13: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-14: DISJ 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-15: CTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 84 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-00: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-01: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-02: CONJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-03: CTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-04: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-05: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-06: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-07: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-08: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-09: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-10: INITIAL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-11: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-12: EF 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-13: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-14: DISJ 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-15: CTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 89 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-00: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-01: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-02: CONJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-03: CTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-04: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-05: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-06: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-07: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-08: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-09: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-10: INITIAL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-11: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-12: EF 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-13: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-14: DISJ 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-15: CTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 94 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-00: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-01: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-02: CONJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-03: CTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-04: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-05: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-06: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-07: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-08: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-09: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-10: INITIAL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-11: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-12: EF 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-13: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-14: DISJ 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-15: CTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 99 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-00: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-01: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-02: CONJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-03: CTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-04: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-05: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-06: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-07: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-08: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-09: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-10: INITIAL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-11: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-12: EF 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-13: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-14: DISJ 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-15: CTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 104 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-00: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-01: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-02: CONJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-03: CTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-04: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-05: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-06: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-07: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-08: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-09: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-10: INITIAL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-11: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-12: EF 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-13: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-14: DISJ 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-15: CTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 109 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-00: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-01: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-02: CONJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-03: CTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-04: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-05: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-06: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-07: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-08: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-09: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-10: INITIAL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-11: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-12: EF 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-13: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-14: DISJ 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-15: CTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 114 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-00: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-01: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-02: CONJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-03: CTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-04: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-05: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-06: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-07: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-08: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-09: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-10: INITIAL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-11: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-12: EF 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-13: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-14: DISJ 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-15: CTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 119 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-00: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-01: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-02: CONJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-03: CTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-04: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-05: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-06: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-07: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-08: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-09: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-10: INITIAL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-11: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-12: EF 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-13: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-14: DISJ 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-15: CTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 124 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-00: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-01: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-02: CONJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-03: CTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-04: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-05: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-06: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-07: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-08: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-09: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-10: INITIAL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-11: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-12: EF 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-13: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-14: DISJ 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-15: CTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 129 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-00: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-01: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-02: CONJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-03: CTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-04: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-05: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-06: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-07: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-08: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-09: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-10: INITIAL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-11: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-12: EF 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-13: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-14: DISJ 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-15: CTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 134 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-00: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-01: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-02: CONJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-03: CTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-04: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-05: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-06: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-07: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-08: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-09: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-10: INITIAL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-11: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-12: EF 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-13: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-14: DISJ 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-15: CTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 139 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-00: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-01: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-02: CONJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-03: CTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-04: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-05: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-06: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-07: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-08: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-09: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-10: INITIAL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-11: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-12: EF 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-13: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-14: DISJ 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-15: CTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 144 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-00: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-01: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-02: CONJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-03: CTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-04: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-05: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-06: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-07: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-08: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-09: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-10: INITIAL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-11: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-12: EF 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-13: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-14: DISJ 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-15: CTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 149 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-00: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-01: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-02: CONJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-03: CTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-04: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-05: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-06: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-07: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-08: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-09: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-10: INITIAL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-11: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-12: EF 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-13: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-14: DISJ 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-15: CTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 154 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-00: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-01: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-02: CONJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-03: CTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-04: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-05: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-06: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-07: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-08: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-09: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-10: INITIAL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-11: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-12: EF 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-13: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-14: DISJ 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-15: CTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 159 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-00: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-01: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-02: CONJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-03: CTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-04: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-05: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-06: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-07: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-08: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-09: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-10: INITIAL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-11: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-12: EF 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-13: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-14: DISJ 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-15: CTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 164 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-00: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-01: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-02: CONJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-03: CTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-04: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-05: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-06: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-07: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-08: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-09: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-10: INITIAL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-11: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-12: EF 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-13: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-14: DISJ 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-15: CTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 169 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-00: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-01: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-02: CONJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-03: CTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-04: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-05: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-06: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-07: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-08: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-09: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-10: INITIAL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-11: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-12: EF 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-13: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-14: DISJ 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-15: CTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 174 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-00: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-01: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-02: CONJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-03: CTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-04: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-05: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-06: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-07: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-08: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-09: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-10: INITIAL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-11: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-12: EF 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-13: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-14: DISJ 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-15: CTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 179 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-00: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-01: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-02: CONJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-03: CTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-04: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-05: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-06: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-07: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-08: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-09: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-10: INITIAL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-11: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-12: EF 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-13: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-14: DISJ 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-15: CTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 184 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-00: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-01: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-02: CONJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-03: CTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-04: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-05: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-06: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-07: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-08: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-09: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-10: INITIAL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-11: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-12: EF 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-13: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-14: DISJ 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-15: CTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 189 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-00: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-01: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-02: CONJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-03: CTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-04: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-05: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-06: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-07: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-08: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-09: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-10: INITIAL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-11: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-12: EF 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-13: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-14: DISJ 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-15: CTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 194 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-00: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-01: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-02: CONJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-03: CTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-04: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-05: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-06: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-07: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-08: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-09: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-10: INITIAL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-11: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-12: EF 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-13: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-14: DISJ 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-15: CTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 199 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-00: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-01: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-02: CONJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-03: CTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-04: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-05: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-06: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-07: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-08: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-09: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-10: INITIAL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-11: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-12: EF 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-13: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-14: DISJ 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-15: CTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 204 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-00: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-01: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-02: CONJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-03: CTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-04: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-05: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-06: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-07: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-08: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-09: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-10: INITIAL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-11: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-12: EF 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-13: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-14: DISJ 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-15: CTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 209 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-00: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-01: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-02: CONJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-03: CTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-04: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-05: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-06: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-07: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-08: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-09: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-10: INITIAL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-11: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-12: EF 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-13: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-14: DISJ 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-15: CTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 214 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-00: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-01: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-02: CONJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-03: CTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-04: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-05: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-06: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-07: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-08: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-09: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-10: INITIAL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-11: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-12: EF 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-13: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-14: DISJ 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-15: CTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 219 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-00: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-01: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-02: CONJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-03: CTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-04: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-05: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-06: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-07: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-08: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-09: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-10: INITIAL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-11: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-12: EF 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-13: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-14: DISJ 0 0 0 0 2 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-15: CTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 224 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] LAUNCH task # 39 (type CNST) for 38 PhaseVariation-PT-D30CS010-CTLCardinality-2024-10
[[35mlola[0m][I] time limit : 0 sec
[[35mlola[0m][I] memory limit: 0 pages
[[35mlola[0m][I] FINISHED task # 39 (type CNST) for PhaseVariation-PT-D30CS010-CTLCardinality-2024-10
[[35mlola[0m][I] result : true
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS010-CTLCardinality-2024-10: INITIAL true preprocessing[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-00: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-01: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-02: CONJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-03: CTL 0 0 0 0 0 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-04: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-05: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-06: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-07: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-08: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-09: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-11: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-12: EF 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-13: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-14: DISJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-15: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 229 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS010-CTLCardinality-2024-10: INITIAL true preprocessing[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-00: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-01: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-02: CONJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-03: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-04: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-05: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-06: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-07: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-08: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-09: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-11: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-12: EF 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-13: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-14: DISJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-15: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 234 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS010-CTLCardinality-2024-10: INITIAL true preprocessing[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-00: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-01: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-02: CONJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-03: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-04: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-05: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-06: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-07: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-08: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-09: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-11: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-12: EF 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-13: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-14: DISJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-15: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 239 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS010-CTLCardinality-2024-10: INITIAL true preprocessing[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-00: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-01: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-02: CONJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-03: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-04: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-05: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-06: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-07: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-08: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-09: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-11: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-12: EF 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-13: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-14: DISJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-15: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 244 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS010-CTLCardinality-2024-10: INITIAL true preprocessing[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-00: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-01: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-02: CONJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-03: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-04: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-05: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-06: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-07: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-08: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-09: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-11: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-12: EF 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-13: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-14: DISJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-15: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 249 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS010-CTLCardinality-2024-10: INITIAL true preprocessing[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-00: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-01: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-02: CONJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-03: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-04: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-05: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-06: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-07: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-08: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-09: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-11: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-12: EF 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-13: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-14: DISJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-15: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 254 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS010-CTLCardinality-2024-10: INITIAL true preprocessing[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-00: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-01: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-02: CONJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-03: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-04: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-05: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-06: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-07: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-08: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-09: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-11: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-12: EF 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-13: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-14: DISJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-15: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 259 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS010-CTLCardinality-2024-10: INITIAL true preprocessing[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-00: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-01: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-02: CONJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-03: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-04: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-05: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-06: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-07: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-08: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-09: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-11: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-12: EF 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-13: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-14: DISJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-15: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 264 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS010-CTLCardinality-2024-10: INITIAL true preprocessing[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-00: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-01: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-02: CONJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-03: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-04: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-05: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-06: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-07: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-08: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-09: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-11: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-12: EF 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-13: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-14: DISJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-15: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 269 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS010-CTLCardinality-2024-10: INITIAL true preprocessing[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-00: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-01: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-02: CONJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-03: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-04: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-05: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-06: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-07: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-08: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-09: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-11: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-12: EF 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-13: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-14: DISJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-15: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 274 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS010-CTLCardinality-2024-10: INITIAL true preprocessing[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-00: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-01: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-02: CONJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-03: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-04: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-05: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-06: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-07: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-08: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-09: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-11: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-12: EF 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-13: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-14: DISJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-15: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 279 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS010-CTLCardinality-2024-10: INITIAL true preprocessing[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-00: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-01: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-02: CONJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-03: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-04: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-05: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-06: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-07: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-08: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-09: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-11: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-12: EF 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-13: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-14: DISJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-15: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 284 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS010-CTLCardinality-2024-10: INITIAL true preprocessing[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-00: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-01: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-02: CONJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-03: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-04: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-05: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-06: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-07: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-08: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-09: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-11: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-12: EF 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-13: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-14: DISJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-15: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 289 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS010-CTLCardinality-2024-10: INITIAL true preprocessing[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-00: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-01: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-02: CONJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-03: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-04: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-05: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-06: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-07: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-08: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-09: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-11: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-12: EF 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-13: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-14: DISJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-15: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 294 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS010-CTLCardinality-2024-10: INITIAL true preprocessing[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-00: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-01: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-02: CONJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-03: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-04: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-05: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-06: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-07: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-08: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-09: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-11: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-12: EF 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-13: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-14: DISJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-15: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 299 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS010-CTLCardinality-2024-10: INITIAL true preprocessing[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-00: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-01: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-02: CONJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-03: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-04: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-05: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-06: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-07: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-08: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-09: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-11: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-12: EF 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-13: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-14: DISJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-15: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 304 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS010-CTLCardinality-2024-10: INITIAL true preprocessing[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-00: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-01: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-02: CONJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-03: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-04: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-05: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-06: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-07: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-08: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-09: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-11: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-12: EF 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-13: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-14: DISJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-15: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 309 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS010-CTLCardinality-2024-10: INITIAL true preprocessing[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-00: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-01: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-02: CONJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-03: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-04: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-05: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-06: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-07: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-08: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-09: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-11: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-12: EF 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-13: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-14: DISJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-15: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 314 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS010-CTLCardinality-2024-10: INITIAL true preprocessing[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-00: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-01: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-02: CONJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-03: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-04: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-05: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-06: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-07: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-08: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-09: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-11: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-12: EF 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-13: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-14: DISJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-15: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 319 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS010-CTLCardinality-2024-10: INITIAL true preprocessing[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-00: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-01: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-02: CONJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-03: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-04: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-05: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-06: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-07: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-08: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-09: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-11: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-12: EF 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-13: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-14: DISJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-15: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 324 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS010-CTLCardinality-2024-10: INITIAL true preprocessing[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-00: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-01: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-02: CONJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-03: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-04: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-05: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-06: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-07: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-08: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-09: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-11: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-12: EF 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-13: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-14: DISJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-15: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 329 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS010-CTLCardinality-2024-10: INITIAL true preprocessing[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-00: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-01: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-02: CONJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-03: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-04: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-05: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-06: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-07: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-08: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-09: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-11: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-12: EF 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-13: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-14: DISJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-15: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 334 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS010-CTLCardinality-2024-10: INITIAL true preprocessing[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-00: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-01: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-02: CONJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-03: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-04: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-05: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-06: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-07: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-08: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-09: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-11: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-12: EF 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-13: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-14: DISJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-15: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 339 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS010-CTLCardinality-2024-10: INITIAL true preprocessing[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-00: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-01: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-02: CONJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-03: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-04: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-05: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-06: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-07: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-08: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-09: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-11: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-12: EF 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-13: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-14: DISJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-15: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 344 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS010-CTLCardinality-2024-10: INITIAL true preprocessing[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-00: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-01: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-02: CONJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-03: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-04: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-05: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-06: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-07: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-08: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-09: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-11: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-12: EF 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-13: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-14: DISJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-15: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 349 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS010-CTLCardinality-2024-10: INITIAL true preprocessing[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-00: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-01: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-02: CONJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-03: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-04: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-05: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-06: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-07: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-08: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-09: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-11: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-12: EF 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-13: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-14: DISJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-15: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 354 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS010-CTLCardinality-2024-10: INITIAL true preprocessing[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-00: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-01: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-02: CONJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-03: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-04: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-05: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-06: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-07: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-08: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-09: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-11: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-12: EF 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-13: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-14: DISJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-15: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 359 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS010-CTLCardinality-2024-10: INITIAL true preprocessing[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-00: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-01: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-02: CONJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-03: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-04: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-05: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-06: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-07: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-08: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-09: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-11: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-12: EF 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-13: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-14: DISJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-15: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 364 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS010-CTLCardinality-2024-10: INITIAL true preprocessing[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-00: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-01: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-02: CONJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-03: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-04: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-05: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-06: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-07: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-08: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-09: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-11: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-12: EF 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-13: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-14: DISJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-15: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 369 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS010-CTLCardinality-2024-10: INITIAL true preprocessing[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-00: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-01: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-02: CONJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-03: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-04: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-05: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-06: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-07: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-08: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-09: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-11: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-12: EF 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-13: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-14: DISJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-15: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 374 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS010-CTLCardinality-2024-10: INITIAL true preprocessing[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-00: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-01: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-02: CONJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-03: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-04: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-05: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-06: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-07: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-08: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-09: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-11: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-12: EF 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-13: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-14: DISJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-15: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 379 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS010-CTLCardinality-2024-10: INITIAL true preprocessing[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-00: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-01: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-02: CONJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-03: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-04: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-05: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-06: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-07: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-08: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-09: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-11: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-12: EF 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-13: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-14: DISJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-15: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 384 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS010-CTLCardinality-2024-10: INITIAL true preprocessing[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-00: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-01: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-02: CONJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-03: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-04: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-05: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-06: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-07: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-08: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-09: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-11: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-12: EF 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-13: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-14: DISJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-15: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 389 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS010-CTLCardinality-2024-10: INITIAL true preprocessing[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-00: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-01: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-02: CONJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-03: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-04: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-05: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-06: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-07: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-08: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-09: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-11: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-12: EF 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-13: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-14: DISJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-15: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 394 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS010-CTLCardinality-2024-10: INITIAL true preprocessing[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-00: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-01: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-02: CONJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-03: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-04: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-05: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-06: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-07: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-08: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-09: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-11: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-12: EF 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-13: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-14: DISJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-15: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 399 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS010-CTLCardinality-2024-10: INITIAL true preprocessing[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-00: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-01: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-02: CONJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-03: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-04: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-05: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-06: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-07: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-08: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-09: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-11: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-12: EF 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-13: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-14: DISJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-15: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 404 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS010-CTLCardinality-2024-10: INITIAL true preprocessing[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-00: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-01: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-02: CONJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-03: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-04: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-05: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-06: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-07: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-08: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-09: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-11: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-12: EF 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-13: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-14: DISJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-15: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 409 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS010-CTLCardinality-2024-10: INITIAL true preprocessing[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-00: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-01: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-02: CONJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-03: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-04: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-05: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-06: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-07: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-08: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-09: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-11: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-12: EF 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-13: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-14: DISJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-15: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 414 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS010-CTLCardinality-2024-10: INITIAL true preprocessing[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-00: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-01: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-02: CONJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-03: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-04: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-05: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-06: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-07: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-08: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-09: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-11: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-12: EF 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-13: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-14: DISJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-15: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 419 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS010-CTLCardinality-2024-10: INITIAL true preprocessing[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-00: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-01: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-02: CONJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-03: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-04: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-05: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-06: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-07: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-08: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-09: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-11: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-12: EF 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-13: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-14: DISJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-15: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 424 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS010-CTLCardinality-2024-10: INITIAL true preprocessing[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-00: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-01: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-02: CONJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-03: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-04: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-05: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-06: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-07: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-08: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-09: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-11: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-12: EF 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-13: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-14: DISJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-15: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 429 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS010-CTLCardinality-2024-10: INITIAL true preprocessing[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-00: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-01: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-02: CONJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-03: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-04: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-05: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-06: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-07: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-08: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-09: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-11: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-12: EF 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-13: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-14: DISJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-15: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 434 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS010-CTLCardinality-2024-10: INITIAL true preprocessing[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-00: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-01: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-02: CONJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-03: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-04: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-05: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-06: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-07: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-08: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-09: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-11: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-12: EF 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-13: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-14: DISJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-15: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 439 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS010-CTLCardinality-2024-10: INITIAL true preprocessing[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-00: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-01: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-02: CONJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-03: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-04: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-05: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-06: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-07: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-08: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-09: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-11: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-12: EF 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-13: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-14: DISJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-15: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 444 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS010-CTLCardinality-2024-10: INITIAL true preprocessing[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-00: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-01: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-02: CONJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-03: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-04: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-05: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-06: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-07: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-08: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-09: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-11: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-12: EF 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-13: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-14: DISJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-15: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 449 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS010-CTLCardinality-2024-10: INITIAL true preprocessing[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-00: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-01: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-02: CONJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-03: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-04: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-05: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-06: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-07: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-08: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-09: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-11: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-12: EF 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-13: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-14: DISJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-15: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 454 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS010-CTLCardinality-2024-10: INITIAL true preprocessing[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-00: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-01: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-02: CONJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-03: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-04: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-05: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-06: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-07: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-08: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-09: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-11: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-12: EF 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-13: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-14: DISJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-15: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 459 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS010-CTLCardinality-2024-10: INITIAL true preprocessing[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-00: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-01: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-02: CONJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-03: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-04: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-05: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-06: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-07: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-08: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-09: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-11: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-12: EF 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-13: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-14: DISJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-15: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 464 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS010-CTLCardinality-2024-10: INITIAL true preprocessing[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-00: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-01: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-02: CONJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-03: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-04: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-05: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-06: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-07: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-08: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-09: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-11: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-12: EF 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-13: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-14: DISJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-15: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 469 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS010-CTLCardinality-2024-10: INITIAL true preprocessing[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-00: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-01: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-02: CONJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-03: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-04: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-05: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-06: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-07: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-08: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-09: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-11: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-12: EF 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-13: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-14: DISJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-15: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 474 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS010-CTLCardinality-2024-10: INITIAL true preprocessing[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-00: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-01: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-02: CONJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-03: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-04: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-05: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-06: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-07: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-08: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-09: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-11: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-12: EF 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-13: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-14: DISJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-15: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 479 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS010-CTLCardinality-2024-10: INITIAL true preprocessing[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-00: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-01: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-02: CONJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-03: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-04: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-05: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-06: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-07: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-08: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-09: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-11: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-12: EF 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-13: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-14: DISJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-15: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 484 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS010-CTLCardinality-2024-10: INITIAL true preprocessing[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-00: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-01: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-02: CONJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-03: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-04: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-05: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-06: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-07: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-08: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-09: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-11: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-12: EF 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-13: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-14: DISJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-15: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 489 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS010-CTLCardinality-2024-10: INITIAL true preprocessing[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-00: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-01: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-02: CONJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-03: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-04: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-05: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-06: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-07: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-08: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-09: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-11: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-12: EF 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-13: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-14: DISJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-15: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 494 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS010-CTLCardinality-2024-10: INITIAL true preprocessing[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-00: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-01: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-02: CONJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-03: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-04: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-05: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-06: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-07: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-08: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-09: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-11: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-12: EF 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-13: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-14: DISJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-15: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 499 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS010-CTLCardinality-2024-10: INITIAL true preprocessing[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-00: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-01: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-02: CONJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-03: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-04: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-05: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-06: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-07: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-08: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-09: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-11: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-12: EF 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-13: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-14: DISJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-15: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 504 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS010-CTLCardinality-2024-10: INITIAL true preprocessing[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-00: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-01: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-02: CONJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-03: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-04: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-05: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-06: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-07: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-08: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-09: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-11: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-12: EF 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-13: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-14: DISJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-15: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 509 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS010-CTLCardinality-2024-10: INITIAL true preprocessing[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-00: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-01: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-02: CONJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-03: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-04: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-05: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-06: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-07: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-08: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-09: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-11: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-12: EF 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-13: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-14: DISJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-15: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 514 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS010-CTLCardinality-2024-10: INITIAL true preprocessing[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-00: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-01: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-02: CONJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-03: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-04: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-05: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-06: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-07: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-08: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-09: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-11: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-12: EF 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-13: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-14: DISJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-15: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 519 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS010-CTLCardinality-2024-10: INITIAL true preprocessing[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-00: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-01: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-02: CONJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-03: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-04: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-05: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-06: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-07: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-08: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-09: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-11: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-12: EF 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-13: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-14: DISJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-15: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 524 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS010-CTLCardinality-2024-10: INITIAL true preprocessing[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-00: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-01: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-02: CONJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-03: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-04: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-05: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-06: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-07: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-08: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-09: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-11: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-12: EF 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-13: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-14: DISJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-15: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 529 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] [1m FINISHED FORMULA: CATEGORY VALUE PRODUCED BY[0m
[[35mlola[0m][.] [1m[32mPhaseVariation-PT-D30CS010-CTLCardinality-2024-10: INITIAL true preprocessing[0m
[[35mlola[0m][.]
[[35mlola[0m][.] [1m PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS[0m
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-00: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-01: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-02: CONJ 1 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-03: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-04: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-05: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-06: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-07: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-08: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-09: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2024-11: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-12: EF 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-13: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-14: DISJ 0 0 0 0 3 0 0 0
[[35mlola[0m][.] PhaseVariation-PT-D30CS010-CTLCardinality-2023-15: CTL 0 0 0 0 1 0 0 0
[[35mlola[0m][.]
[[35mlola[0m][.] [1m TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS[0m
[[35mlola[0m][.]
[[35mlola[0m][.] Time elapsed: 534 secs. Pages in use: 0
[[35mlola[0m][.] # running tasks: 0 of 4. Visible: 16
[[35mlola[0m][I] LAUNCH task # 15 (type EXCL) for 6 PhaseVariation-PT-D30CS010-CTLCardinality-2024-02
[[35mlola[0m][I] time limit : 161 sec
[[35mlola[0m][I] memory limit: 2000 pages
[[35mlola[0m][I] FINISHED task # 15 (type EXCL) for PhaseVariation-PT-D30CS010-CTLCardinality-2024-02
[[35mlola[0m][I] result : true
[[35mlola[0m][I] time used : 0
[[35mlola[0m][I] memory pages used : 1
[[35mlola[0m][I] LAUNCH task # 13 (type EXCL) for 6 PhaseVariation-PT-D30CS010-CTLCardinality-2024-02
[[35mlola[0m][I] time limit : 170 sec
[[35mlola[0m][I] memory limit: 2000 pages
[[35mlola[0m][I] FINISHED task # 13 (type EXCL) for PhaseVariation-PT-D30CS010-CTLCardinality-2024-02
[[35mlola[0m][I] result : false
[[35mlola[0m][I] time used : 0
[[35mlola[0m][I] memory pages used : 1
/home/mcc/BenchKit/BenchKit_head.sh: line 23: 408 Killed $BK_TOOL --conf=/home/mcc/BenchKit/bin/myconf --formula=$BK_EXAMINATION.xml $LOLA_TIMELIMIT $LOLA_MEMLIMIT model.pnml
Sequence of Actions to be Executed by the VM
This is useful if one wants to reexecute the tool in the VM from the submitted image disk.
set -x
# this is for BenchKit: configuration of major elements for the test
export BK_INPUT="PhaseVariation-PT-D30CS010"
export BK_EXAMINATION="CTLCardinality"
export BK_TOOL="lola"
export BK_RESULT_DIR="/tmp/BK_RESULTS/OUTPUTS"
export BK_TIME_CONFINEMENT="3600"
export BK_MEMORY_CONFINEMENT="16384"
export BK_BIN_PATH="/home/mcc/BenchKit/bin/"
# this is specific to your benchmark or test
export BIN_DIR="$HOME/BenchKit/bin"
# remove the execution directoty if it exists (to avoid increse of .vmdk images)
if [ -d execution ] ; then
rm -rf execution
fi
# this is for BenchKit: explicit launching of the test
echo "====================================================================="
echo " Generated by BenchKit 2-5568"
echo " Executing tool lola"
echo " Input is PhaseVariation-PT-D30CS010, examination is CTLCardinality"
echo " Time confinement is $BK_TIME_CONFINEMENT seconds"
echo " Memory confinement is 16384 MBytes"
echo " Number of cores is 4"
echo " Run identifier is r269-smll-171654408700361"
echo "====================================================================="
echo
echo "--------------------"
echo "preparation of the directory to be used:"
tar xzf /home/mcc/BenchKit/INPUTS/PhaseVariation-PT-D30CS010.tgz
mv PhaseVariation-PT-D30CS010 execution
cd execution
if [ "CTLCardinality" = "ReachabilityDeadlock" ] || [ "CTLCardinality" = "UpperBounds" ] || [ "CTLCardinality" = "QuasiLiveness" ] || [ "CTLCardinality" = "StableMarking" ] || [ "CTLCardinality" = "Liveness" ] || [ "CTLCardinality" = "OneSafe" ] || [ "CTLCardinality" = "StateSpace" ]; then
rm -f GenericPropertiesVerdict.xml
fi
pwd
ls -lh
echo
echo "--------------------"
echo "content from stdout:"
echo
echo "=== Data for post analysis generated by BenchKit (invocation template)"
echo
if [ "CTLCardinality" = "UpperBounds" ] ; then
echo "The expected result is a vector of positive values"
echo NUM_VECTOR
elif [ "CTLCardinality" != "StateSpace" ] ; then
echo "The expected result is a vector of booleans"
echo BOOL_VECTOR
else
echo "no data necessary for post analysis"
fi
echo
if [ -f "CTLCardinality.txt" ] ; then
echo "here is the order used to build the result vector(from text file)"
for x in $(grep Property CTLCardinality.txt | cut -d ' ' -f 2 | sort -u) ; do
echo "FORMULA_NAME $x"
done
elif [ -f "CTLCardinality.xml" ] ; then # for cunf (txt files deleted;-)
echo echo "here is the order used to build the result vector(from xml file)"
for x in $(grep '
echo "FORMULA_NAME $x"
done
elif [ "CTLCardinality" = "ReachabilityDeadlock" ] || [ "CTLCardinality" = "QuasiLiveness" ] || [ "CTLCardinality" = "StableMarking" ] || [ "CTLCardinality" = "Liveness" ] || [ "CTLCardinality" = "OneSafe" ] ; then
echo "FORMULA_NAME CTLCardinality"
fi
echo
echo "=== Now, execution of the tool begins"
echo
echo -n "BK_START "
date -u +%s%3N
echo
timeout -s 9 $BK_TIME_CONFINEMENT bash -c "/home/mcc/BenchKit/BenchKit_head.sh 2> STDERR ; echo ; echo -n \"BK_STOP \" ; date -u +%s%3N"
if [ $? -eq 137 ] ; then
echo
echo "BK_TIME_CONFINEMENT_REACHED"
fi
echo
echo "--------------------"
echo "content from stderr:"
echo
cat STDERR ;