fond
Model Checking Contest 2023
13th edition, Paris, France, April 26, 2023 (at TOOLympics II)
Execution of r235-tall-167856421700358
Last Updated
May 14, 2023

About the Execution of Smart+red for LamportFastMutEx-COL-4

Execution Summary
Max Memory
Used (MB)
Time wait (ms) CPU Usage (ms) I/O Wait (ms) Computed Result Execution
Status
259.607 7193.00 13275.00 576.50 TFFTTFFTTFTFFFTF normal

Execution Chart

We display below the execution chart for this examination (boot time has been removed).

Trace from the execution

Formatting '/data/fkordon/mcc2023-input.r235-tall-167856421700358.qcow2', fmt=qcow2 size=4294967296 backing_file=/data/fkordon/mcc2023-input.qcow2 cluster_size=65536 lazy_refcounts=off refcount_bits=16
Waiting for the VM to be ready (probing ssh)
.........................................................................................................................................................................................................................................................................................................................................................................................
=====================================================================
Generated by BenchKit 2-5348
Executing tool smartxred
Input is LamportFastMutEx-COL-4, examination is ReachabilityCardinality
Time confinement is 3600 seconds
Memory confinement is 16384 MBytes
Number of cores is 4
Run identifier is r235-tall-167856421700358
=====================================================================

--------------------
preparation of the directory to be used:
/home/mcc/execution
total 536K
-rw-r--r-- 1 mcc users 8.8K Feb 25 13:41 CTLCardinality.txt
-rw-r--r-- 1 mcc users 89K Feb 25 13:41 CTLCardinality.xml
-rw-r--r-- 1 mcc users 5.0K Feb 25 13:39 CTLFireability.txt
-rw-r--r-- 1 mcc users 36K Feb 25 13:39 CTLFireability.xml
-rw-r--r-- 1 mcc users 4.2K Jan 29 11:40 GenericPropertiesDefinition.xml
-rw-r--r-- 1 mcc users 6.6K Jan 29 11:40 GenericPropertiesVerdict.xml
-rw-r--r-- 1 mcc users 3.9K Feb 25 16:20 LTLCardinality.txt
-rw-r--r-- 1 mcc users 26K Feb 25 16:20 LTLCardinality.xml
-rw-r--r-- 1 mcc users 2.5K Feb 25 16:20 LTLFireability.txt
-rw-r--r-- 1 mcc users 17K Feb 25 16:20 LTLFireability.xml
-rw-r--r-- 1 mcc users 17K Feb 25 13:44 ReachabilityCardinality.txt
-rw-r--r-- 1 mcc users 174K Feb 25 13:44 ReachabilityCardinality.xml
-rw-r--r-- 1 mcc users 7.0K Feb 25 13:43 ReachabilityFireability.txt
-rw-r--r-- 1 mcc users 49K Feb 25 13:43 ReachabilityFireability.xml
-rw-r--r-- 1 mcc users 1.8K Feb 25 16:20 UpperBounds.txt
-rw-r--r-- 1 mcc users 3.8K Feb 25 16:20 UpperBounds.xml
-rw-r--r-- 1 mcc users 5 Mar 5 18:22 equiv_pt
-rw-r--r-- 1 mcc users 2 Mar 5 18:22 instance
-rw-r--r-- 1 mcc users 5 Mar 5 18:22 iscolored
-rw-r--r-- 1 mcc users 40K Mar 5 18:22 model.pnml

--------------------
content from stdout:

=== Data for post analysis generated by BenchKit (invocation template)

The expected result is a vector of booleans
BOOL_VECTOR

here is the order used to build the result vector(from text file)
FORMULA_NAME LamportFastMutEx-COL-4-ReachabilityCardinality-00
FORMULA_NAME LamportFastMutEx-COL-4-ReachabilityCardinality-01
FORMULA_NAME LamportFastMutEx-COL-4-ReachabilityCardinality-02
FORMULA_NAME LamportFastMutEx-COL-4-ReachabilityCardinality-03
FORMULA_NAME LamportFastMutEx-COL-4-ReachabilityCardinality-04
FORMULA_NAME LamportFastMutEx-COL-4-ReachabilityCardinality-05
FORMULA_NAME LamportFastMutEx-COL-4-ReachabilityCardinality-06
FORMULA_NAME LamportFastMutEx-COL-4-ReachabilityCardinality-07
FORMULA_NAME LamportFastMutEx-COL-4-ReachabilityCardinality-08
FORMULA_NAME LamportFastMutEx-COL-4-ReachabilityCardinality-09
FORMULA_NAME LamportFastMutEx-COL-4-ReachabilityCardinality-10
FORMULA_NAME LamportFastMutEx-COL-4-ReachabilityCardinality-11
FORMULA_NAME LamportFastMutEx-COL-4-ReachabilityCardinality-12
FORMULA_NAME LamportFastMutEx-COL-4-ReachabilityCardinality-13
FORMULA_NAME LamportFastMutEx-COL-4-ReachabilityCardinality-14
FORMULA_NAME LamportFastMutEx-COL-4-ReachabilityCardinality-15

=== Now, execution of the tool begins

BK_START 1678649083562

bash -c /home/mcc/BenchKit/BenchKit_head.sh 2> STDERR ; echo ; echo -n "BK_STOP " ; date -u +%s%3N
Invoking MCC driver with
BK_TOOL=smartxred
BK_EXAMINATION=ReachabilityCardinality
BK_BIN_PATH=/home/mcc/BenchKit/bin/
BK_TIME_CONFINEMENT=3600
BK_INPUT=LamportFastMutEx-COL-4
Applying reductions before tool smart
Invoking reducer
Running Version 202303021504
[2023-03-12 19:24:45] [INFO ] Running its-tools with arguments : [-pnfolder, /home/mcc/execution, -examination, ReachabilityCardinality, -timeout, 360, -rebuildPNML]
[2023-03-12 19:24:45] [INFO ] Parsing pnml file : /home/mcc/execution/model.pnml
[2023-03-12 19:24:45] [INFO ] Detected file is not PT type :http://www.pnml.org/version-2009/grammar/symmetricnet
log4j:WARN No appenders could be found for logger (org.apache.axiom.locator.DefaultOMMetaFactoryLocator).
log4j:WARN Please initialize the log4j system properly.
log4j:WARN See http://logging.apache.org/log4j/1.2/faq.html#noconfig for more info.
[2023-03-12 19:24:45] [WARNING] Using fallBack plugin, rng conformance not checked
[2023-03-12 19:24:45] [INFO ] Load time of PNML (colored model parsed with PNMLFW) : 444 ms
[2023-03-12 19:24:45] [INFO ] Imported 18 HL places and 17 HL transitions for a total of 135 PT places and 285.0 transition bindings in 15 ms.
Parsed 16 properties from file /home/mcc/execution/ReachabilityCardinality.xml in 28 ms.
Working with output stream class java.io.PrintStream
[2023-03-12 19:24:45] [INFO ] Built PT skeleton of HLPN with 18 places and 17 transitions 68 arcs in 4 ms.
[2023-03-12 19:24:45] [INFO ] Skeletonized 16 HLPN properties in 1 ms.
Remains 16 properties that can be checked using skeleton over-approximation.
Reduce places removed 3 places and 0 transitions.
Computed a total of 0 stabilizing places and 0 stable transitions
[2023-03-12 19:24:45] [INFO ] Flatten gal took : 15 ms
[2023-03-12 19:24:45] [INFO ] Flatten gal took : 3 ms
FORMULA LamportFastMutEx-COL-4-ReachabilityCardinality-10 TRUE TECHNIQUES CPN_APPROX
Domain [pid(5), pid(5)] of place P_wait breaks symmetries in sort pid
Symmetric sort wr.t. initial and guards and successors and join/free detected :P_bool
Arc [3:1*[$i, 1]] contains constants of sort P_bool
Transition T_setbi_2 : constants on arcs in [[3:1*[$i, 1]]] introduces in P_bool(2) partition with 1 elements that refines current partition to 2 subsets.
[2023-03-12 19:24:45] [INFO ] Unfolded HLPN to a Petri net with 135 places and 230 transitions 990 arcs in 16 ms.
[2023-03-12 19:24:45] [INFO ] Unfolded 16 HLPN properties in 7 ms.
Deduced a syphon composed of 33 places in 1 ms
Reduce places removed 33 places and 50 transitions.
Incomplete random walk after 10000 steps, including 2 resets, run finished after 436 ms. (steps per millisecond=22 ) properties (out of 15) seen :2
FORMULA LamportFastMutEx-COL-4-ReachabilityCardinality-15 FALSE TECHNIQUES TOPOLOGICAL RANDOM_WALK
FORMULA LamportFastMutEx-COL-4-ReachabilityCardinality-01 FALSE TECHNIQUES TOPOLOGICAL RANDOM_WALK
Incomplete Best-First random walk after 10000 steps, including 2 resets, run finished after 81 ms. (steps per millisecond=123 ) properties (out of 13) seen :0
Incomplete Best-First random walk after 10001 steps, including 2 resets, run finished after 90 ms. (steps per millisecond=111 ) properties (out of 13) seen :0
Incomplete Best-First random walk after 10000 steps, including 2 resets, run finished after 141 ms. (steps per millisecond=70 ) properties (out of 13) seen :0
Incomplete Best-First random walk after 10001 steps, including 2 resets, run finished after 84 ms. (steps per millisecond=119 ) properties (out of 13) seen :0
Incomplete Best-First random walk after 10001 steps, including 2 resets, run finished after 125 ms. (steps per millisecond=80 ) properties (out of 13) seen :0
Incomplete Best-First random walk after 10001 steps, including 2 resets, run finished after 65 ms. (steps per millisecond=153 ) properties (out of 13) seen :0
Incomplete Best-First random walk after 10001 steps, including 2 resets, run finished after 61 ms. (steps per millisecond=163 ) properties (out of 13) seen :0
Incomplete Best-First random walk after 10001 steps, including 2 resets, run finished after 97 ms. (steps per millisecond=103 ) properties (out of 13) seen :0
Incomplete Best-First random walk after 10001 steps, including 2 resets, run finished after 52 ms. (steps per millisecond=192 ) properties (out of 13) seen :0
Incomplete Best-First random walk after 10001 steps, including 2 resets, run finished after 60 ms. (steps per millisecond=166 ) properties (out of 13) seen :0
Incomplete Best-First random walk after 10000 steps, including 2 resets, run finished after 69 ms. (steps per millisecond=144 ) properties (out of 13) seen :0
Incomplete Best-First random walk after 10001 steps, including 2 resets, run finished after 82 ms. (steps per millisecond=121 ) properties (out of 13) seen :0
Incomplete Best-First random walk after 10001 steps, including 2 resets, run finished after 80 ms. (steps per millisecond=125 ) properties (out of 13) seen :0
Running SMT prover for 13 properties.
[2023-03-12 19:24:47] [INFO ] Flow matrix only has 144 transitions (discarded 36 similar events)
// Phase 1: matrix 144 rows 102 cols
[2023-03-12 19:24:47] [INFO ] Computed 26 place invariants in 16 ms
[2023-03-12 19:24:47] [INFO ] After 239ms SMT Verify possible using all constraints in real domain returned unsat :1 sat :0 real:12
[2023-03-12 19:24:47] [INFO ] [Nat]Absence check using 26 positive place invariants in 8 ms returned sat
[2023-03-12 19:24:47] [INFO ] After 111ms SMT Verify possible using all constraints in natural domain returned unsat :13 sat :0
FORMULA LamportFastMutEx-COL-4-ReachabilityCardinality-14 TRUE TECHNIQUES STRUCTURAL_REDUCTION TOPOLOGICAL SAT_SMT
FORMULA LamportFastMutEx-COL-4-ReachabilityCardinality-13 FALSE TECHNIQUES STRUCTURAL_REDUCTION TOPOLOGICAL SAT_SMT
FORMULA LamportFastMutEx-COL-4-ReachabilityCardinality-12 FALSE TECHNIQUES STRUCTURAL_REDUCTION TOPOLOGICAL SAT_SMT
FORMULA LamportFastMutEx-COL-4-ReachabilityCardinality-11 FALSE TECHNIQUES STRUCTURAL_REDUCTION TOPOLOGICAL SAT_SMT
FORMULA LamportFastMutEx-COL-4-ReachabilityCardinality-09 FALSE TECHNIQUES STRUCTURAL_REDUCTION TOPOLOGICAL SAT_SMT
FORMULA LamportFastMutEx-COL-4-ReachabilityCardinality-08 TRUE TECHNIQUES STRUCTURAL_REDUCTION TOPOLOGICAL SAT_SMT
FORMULA LamportFastMutEx-COL-4-ReachabilityCardinality-07 TRUE TECHNIQUES STRUCTURAL_REDUCTION TOPOLOGICAL SAT_SMT
FORMULA LamportFastMutEx-COL-4-ReachabilityCardinality-06 FALSE TECHNIQUES STRUCTURAL_REDUCTION TOPOLOGICAL SAT_SMT
FORMULA LamportFastMutEx-COL-4-ReachabilityCardinality-05 FALSE TECHNIQUES STRUCTURAL_REDUCTION TOPOLOGICAL SAT_SMT
FORMULA LamportFastMutEx-COL-4-ReachabilityCardinality-04 TRUE TECHNIQUES STRUCTURAL_REDUCTION TOPOLOGICAL SAT_SMT
FORMULA LamportFastMutEx-COL-4-ReachabilityCardinality-03 TRUE TECHNIQUES STRUCTURAL_REDUCTION TOPOLOGICAL SAT_SMT
FORMULA LamportFastMutEx-COL-4-ReachabilityCardinality-02 FALSE TECHNIQUES STRUCTURAL_REDUCTION TOPOLOGICAL SAT_SMT
FORMULA LamportFastMutEx-COL-4-ReachabilityCardinality-00 TRUE TECHNIQUES STRUCTURAL_REDUCTION TOPOLOGICAL SAT_SMT
Fused 13 Parikh solutions to 0 different solutions.
Parikh walk visited 0 properties in 0 ms.
All properties solved without resorting to model-checking.
Total runtime 2755 ms.
======================================================
========== this is Smart for the MCC'2018 ============
======================================================
Running LamportFastMutEx (COL), instance 4
Examination ReachabilityCardinality
Parser /home/mcc/BenchKit/bin//../reducer/bin//../../smart/bin//parser/Cardinality.jar
Model checker /home/mcc/BenchKit/bin//../reducer/bin//../../smart/bin//rem_exec//smart

GOT IT HERE. BS
Petri model created: 18 places, 17 transitions, 68 arcs.
Final Score: 53.151
Took : 0 seconds
Reachability Cardinality file is: ReachabilityCardinality.xml
READY TO PARSE. BS
PROPERTY: LamportFastMutEx-COL-4-ReachabilityCardinality-00 (reachable &!potential( ( ( (tk(P6)) <= (tk(P13)) ) | (! ( ( ( (tk(P15)) <= (tk(P13)) ) & ( ( ( 34 ) <= (tk(P5)) ) & (! ( (tk(P18)) <= (tk(P8)) )) ) ) | ( (! ( (tk(P13)) <= ( 87 ) )) & (! ( (tk(P7)) <= ( 74 ) )) ) )) )))
PROPERTY: LamportFastMutEx-COL-4-ReachabilityCardinality-01 (reachable &!potential( ( ( ( 59 ) <= (tk(P16)) ) | ( ( ( (tk(P7)) <= ( 12 ) ) | (! ( ( (tk(P1)) <= (tk(P3)) ) & ( ( (tk(P2)) <= (tk(P10)) ) & ( ( 17 ) <= (tk(P15)) ) ) )) ) & ( (! ( (tk(P8)) <= ( 26 ) )) | ( ( ( ( 44 ) <= (tk(P3)) ) | ( (tk(P15)) <= (tk(P17)) ) ) & ( ( ( (tk(P8)) <= ( 63 ) ) | ( ( ( ( ( 96 ) <= (tk(P12)) ) | ( (tk(P14)) <= (tk(P5)) ) ) & ( ( (tk(P4)) <= (tk(P13)) ) | ( (tk(P10)) <= ( 31 ) ) ) ) & ( (tk(P5)) <= ( 60 ) ) ) ) | (! ( (! ( (tk(P8)) <= (tk(P17)) )) & ( ( ( (tk(P4)) <= (tk(P7)) ) & ( ( 93 ) <= (tk(P16)) ) ) & (! ( ( 84 ) <= (tk(P5)) )) ) )) ) ) ) ) )))
PROPERTY: LamportFastMutEx-COL-4-ReachabilityCardinality-02 (reachable & potential((! ( ( ( (tk(P12)) <= ( 94 ) ) | (! ( (tk(P12)) <= ( 60 ) )) ) & ( (! ( (tk(P7)) <= (tk(P13)) )) | ( (tk(P9)) <= ( 18 ) ) ) ))))
PROPERTY: LamportFastMutEx-COL-4-ReachabilityCardinality-03 (reachable &!potential( ( ( ( ( ( (tk(P4)) <= (tk(P6)) ) & (! ( ( ( (tk(P3)) <= (tk(P1)) ) & ( ( 84 ) <= (tk(P3)) ) ) & ( ( (! ( (tk(P17)) <= ( 5 ) )) | ( ( (tk(P15)) <= (tk(P17)) ) | ( ( 45 ) <= (tk(P6)) ) ) ) & ( ( ( (tk(P2)) <= ( 25 ) ) | ( (tk(P6)) <= ( 30 ) ) ) & ( (tk(P9)) <= ( 72 ) ) ) ) )) ) & (! ( ( ( (tk(P17)) <= (tk(P18)) ) | ( ( (! ( (tk(P2)) <= ( 24 ) )) | (! ( ( 53 ) <= (tk(P13)) )) ) & ( ( ( (tk(P16)) <= (tk(P14)) ) & ( ( 95 ) <= (tk(P9)) ) ) & ( ( (tk(P18)) <= (tk(P14)) ) & ( (tk(P4)) <= (tk(P5)) ) ) ) ) ) | ( ( ( 80 ) <= (tk(P13)) ) & ( ( (! ( (tk(P4)) <= (tk(P8)) )) | (! ( (tk(P11)) <= (tk(P12)) )) ) | ( (tk(P17)) <= (tk(P18)) ) ) ) )) ) & (! ( ( ( (tk(P14)) <= ( 76 ) ) & ( ( (tk(P8)) <= ( 89 ) ) | ( ( ( ( (tk(P4)) <= ( 76 ) ) | ( (tk(P8)) <= ( 45 ) ) ) | ( ( (tk(P11)) <= (tk(P11)) ) & ( (tk(P4)) <= (tk(P13)) ) ) ) | (! ( ( (tk(P16)) <= ( 81 ) ) & ( (tk(P6)) <= (tk(P12)) ) )) ) ) ) | ( ( (! ( (tk(P18)) <= ( 2 ) )) & (! ( (! ( (tk(P18)) <= (tk(P7)) )) & ( ( (tk(P1)) <= ( 69 ) ) & ( (tk(P1)) <= (tk(P11)) ) ) )) ) | ( ( ( ( ( (tk(P13)) <= (tk(P15)) ) | ( (tk(P6)) <= (tk(P16)) ) ) | (! ( (tk(P10)) <= (tk(P11)) )) ) & (! ( (tk(P14)) <= ( 19 ) )) ) & ( (tk(P13)) <= ( 18 ) ) ) ) )) ) | ( ( ( (tk(P4)) <= (tk(P17)) ) | (! ( ( ( (tk(P7)) <= (tk(P9)) ) | ( ( ( (tk(P8)) <= ( 24 ) ) & ( ( ( 57 ) <= (tk(P9)) ) & ( (tk(P5)) <= (tk(P2)) ) ) ) & ( (! ( (tk(P16)) <= (tk(P2)) )) & (! ( ( 44 ) <= (tk(P12)) )) ) ) ) & (! ( ( (tk(P6)) <= (tk(P17)) ) | ( (! ( (tk(P13)) <= (tk(P3)) )) | ( (tk(P10)) <= ( 17 ) ) ) )) )) ) & ( ( (tk(P4)) <= ( 74 ) ) | ( ( ( ( ( (! ( (tk(P16)) <= ( 42 ) )) & ( ( (tk(P15)) <= (tk(P12)) ) & ( (tk(P11)) <= ( 71 ) ) ) ) & ( ( ( 91 ) <= (tk(P5)) ) & (! ( (tk(P3)) <= ( 79 ) )) ) ) & ( (! ( ( ( 64 ) <= (tk(P1)) ) | ( (tk(P9)) <= (tk(P12)) ) )) | (! ( ( 19 ) <= (tk(P12)) )) ) ) | ( ( (tk(P13)) <= (tk(P17)) ) | ( (tk(P4)) <= (tk(P8)) ) ) ) & (! ( ( ( (tk(P9)) <= (tk(P7)) ) | ( ( ( (tk(P9)) <= ( 92 ) ) & ( (tk(P7)) <= ( 4 ) ) ) & (! ( (tk(P11)) <= (tk(P2)) )) ) ) & (! ( (! ( ( 8 ) <= (tk(P13)) )) | ( (tk(P9)) <= (tk(P12)) ) )) )) ) ) ) )))
PROPERTY: LamportFastMutEx-COL-4-ReachabilityCardinality-04 (reachable &!potential( ( ( ( (tk(P16)) <= ( 98 ) ) | ( ( ( (tk(P10)) <= (tk(P10)) ) | ( ( ( (! ( ( (tk(P5)) <= ( 14 ) ) & ( ( 94 ) <= (tk(P11)) ) )) | ( ( (tk(P6)) <= ( 13 ) ) | (! ( ( 69 ) <= (tk(P6)) )) ) ) | ( ( ( ( 98 ) <= (tk(P17)) ) | ( ( 17 ) <= (tk(P9)) ) ) | ( (tk(P9)) <= ( 50 ) ) ) ) | ( ( (! ( ( (tk(P9)) <= ( 51 ) ) & ( (tk(P11)) <= ( 86 ) ) )) | (! ( ( (tk(P5)) <= (tk(P14)) ) | ( ( 40 ) <= (tk(P15)) ) )) ) & ( ( 47 ) <= (tk(P16)) ) ) ) ) & ( ( ( ( ( (tk(P5)) <= (tk(P16)) ) & ( ( ( (tk(P14)) <= ( 88 ) ) & ( (tk(P4)) <= ( 49 ) ) ) & ( ( (tk(P13)) <= ( 94 ) ) & ( (tk(P14)) <= ( 32 ) ) ) ) ) | ( ( ( ( 13 ) <= (tk(P16)) ) & (! ( (tk(P7)) <= (tk(P11)) )) ) | ( ( ( ( 41 ) <= (tk(P2)) ) & ( ( 77 ) <= (tk(P5)) ) ) | ( ( (tk(P10)) <= (tk(P1)) ) & ( ( 84 ) <= (tk(P13)) ) ) ) ) ) & ( (! ( (tk(P8)) <= (tk(P13)) )) & ( (! ( ( (tk(P5)) <= (tk(P4)) ) | ( ( 96 ) <= (tk(P4)) ) )) & (! ( ( (tk(P8)) <= ( 31 ) ) | ( (tk(P11)) <= (tk(P16)) ) )) ) ) ) | (! ( ( (tk(P10)) <= (tk(P1)) ) | (! ( ( ( (tk(P16)) <= ( 20 ) ) | ( (tk(P4)) <= ( 76 ) ) ) & ( ( ( 61 ) <= (tk(P12)) ) & ( (tk(P4)) <= ( 78 ) ) ) )) )) ) ) ) | ( ( ( ( 68 ) <= (tk(P9)) ) & (! ( ( ( ( (tk(P9)) <= ( 91 ) ) | ( (tk(P3)) <= (tk(P3)) ) ) | ( ( ( ( ( 41 ) <= (tk(P3)) ) & ( (tk(P6)) <= ( 7 ) ) ) & ( ( 1 ) <= (tk(P10)) ) ) | ( ( ( (tk(P8)) <= ( 14 ) ) | ( ( 51 ) <= (tk(P13)) ) ) & ( ( (tk(P12)) <= (tk(P18)) ) & ( (tk(P7)) <= (tk(P10)) ) ) ) ) ) | ( ( ( (tk(P13)) <= ( 51 ) ) | ( ( 98 ) <= (tk(P1)) ) ) | (! ( (! ( (tk(P6)) <= ( 51 ) )) & ( ( ( 1 ) <= (tk(P7)) ) & ( (tk(P4)) <= (tk(P16)) ) ) )) ) )) ) | ( (tk(P10)) <= ( 51 ) ) ) )))
PROPERTY: LamportFastMutEx-COL-4-ReachabilityCardinality-05 (reachable & potential(( ( ( ( (tk(P1)) <= (tk(P1)) ) | ( (tk(P9)) <= (tk(P5)) ) ) & (! ( ( 19 ) <= (tk(P10)) )) ) & ( ( ( (tk(P18)) <= (tk(P17)) ) & (! ( ( 5 ) <= (tk(P8)) )) ) & ( ( ( ( ( ( (! ( ( 87 ) <= (tk(P12)) )) | ( (tk(P2)) <= ( 77 ) ) ) & ( (tk(P15)) <= (tk(P10)) ) ) & (! ( (tk(P14)) <= (tk(P4)) )) ) & ( ( ( (! ( (tk(P3)) <= (tk(P10)) )) | ( (tk(P3)) <= ( 59 ) ) ) | ( ( (tk(P13)) <= (tk(P1)) ) | ( ( (tk(P12)) <= (tk(P9)) ) | ( (tk(P2)) <= ( 23 ) ) ) ) ) & (! ( (! ( (tk(P4)) <= ( 28 ) )) | ( ( ( 46 ) <= (tk(P15)) ) | ( (tk(P10)) <= ( 45 ) ) ) )) ) ) & ( ( ( ( (! ( (tk(P9)) <= (tk(P3)) )) | (! ( (tk(P17)) <= ( 4 ) )) ) & ( (! ( (tk(P6)) <= ( 73 ) )) | ( ( (tk(P8)) <= ( 18 ) ) & ( (tk(P7)) <= ( 52 ) ) ) ) ) & ( ( 96 ) <= (tk(P13)) ) ) | ( ( ( 52 ) <= (tk(P16)) ) & ( ( ( ( (tk(P2)) <= ( 85 ) ) & ( (tk(P13)) <= ( 82 ) ) ) | ( (tk(P3)) <= ( 95 ) ) ) & ( (tk(P9)) <= (tk(P14)) ) ) ) ) ) & (! ( ( ( ( ( ( 66 ) <= (tk(P6)) ) & ( ( (tk(P17)) <= (tk(P18)) ) | ( (tk(P4)) <= ( 37 ) ) ) ) | (! ( ( (tk(P8)) <= ( 23 ) ) | ( ( 28 ) <= (tk(P2)) ) )) ) | ( ( ( 80 ) <= (tk(P11)) ) & (! ( ( (tk(P5)) <= (tk(P2)) ) & ( (tk(P10)) <= ( 92 ) ) )) ) ) & ( ( (tk(P2)) <= (tk(P2)) ) | ( ( ( ( ( 75 ) <= (tk(P1)) ) | ( (tk(P16)) <= ( 87 ) ) ) & ( ( (tk(P4)) <= (tk(P5)) ) | ( (tk(P4)) <= (tk(P3)) ) ) ) & (! ( ( ( 59 ) <= (tk(P11)) ) | ( (tk(P8)) <= (tk(P16)) ) )) ) ) )) ) ) )))
PROPERTY: LamportFastMutEx-COL-4-ReachabilityCardinality-06 (reachable & potential(( ( 56 ) <= (tk(P5)) )))
PROPERTY: LamportFastMutEx-COL-4-ReachabilityCardinality-07 (reachable &!potential( ( ( ( ( (tk(P5)) <= ( 15 ) ) | (! ( (tk(P16)) <= (tk(P10)) )) ) | ( ( ( 20 ) <= (tk(P3)) ) & ( (tk(P10)) <= ( 58 ) ) ) ) | (! ( (! ( ( ( (tk(P5)) <= (tk(P10)) ) & ( ( 85 ) <= (tk(P16)) ) ) & ( ( ( 34 ) <= (tk(P5)) ) & ( (tk(P4)) <= (tk(P5)) ) ) )) | ( ( (! ( (! ( ( ( 82 ) <= (tk(P6)) ) & ( (tk(P16)) <= ( 64 ) ) )) | ( (tk(P11)) <= ( 61 ) ) )) | ( ( ( 46 ) <= (tk(P13)) ) & (! ( ( ( ( 84 ) <= (tk(P2)) ) & ( (tk(P17)) <= ( 37 ) ) ) | ( ( (tk(P10)) <= (tk(P13)) ) & ( (tk(P3)) <= (tk(P18)) ) ) )) ) ) & (! ( (! ( ( (tk(P8)) <= (tk(P9)) ) | ( (tk(P12)) <= ( 6 ) ) )) & ( (tk(P12)) <= ( 58 ) ) )) ) )) )))
PROPERTY: LamportFastMutEx-COL-4-ReachabilityCardinality-08 (reachable &!potential( ( ( ( (! ( ( ( ( ( ( 1 ) <= (tk(P6)) ) | ( ( 8 ) <= (tk(P5)) ) ) & (! ( (tk(P16)) <= ( 3 ) )) ) & ( ( (! ( ( 45 ) <= (tk(P3)) )) & (! ( (tk(P12)) <= (tk(P3)) )) ) | ( ( 70 ) <= (tk(P18)) ) ) ) & ( (! ( ( ( 36 ) <= (tk(P6)) ) | ( ( 1 ) <= (tk(P17)) ) )) & ( ( (tk(P18)) <= ( 15 ) ) | (! ( (tk(P10)) <= ( 50 ) )) ) ) )) & ( ( 14 ) <= (tk(P4)) ) ) | ( (! ( ( ( ( (! ( ( 78 ) <= (tk(P17)) )) & ( ( 11 ) <= (tk(P16)) ) ) & ( ( ( ( 40 ) <= (tk(P13)) ) | ( ( 26 ) <= (tk(P5)) ) ) | (! ( (tk(P15)) <= ( 16 ) )) ) ) | ( ( (tk(P11)) <= (tk(P16)) ) | ( ( (tk(P3)) <= ( 53 ) ) & ( (tk(P17)) <= (tk(P5)) ) ) ) ) & ( ( (tk(P12)) <= ( 79 ) ) | ( (tk(P2)) <= ( 1 ) ) ) )) | (! ( ( (tk(P18)) <= (tk(P16)) ) | ( ( ( ( ( 60 ) <= (tk(P11)) ) & ( (tk(P13)) <= ( 88 ) ) ) & ( ( ( (tk(P3)) <= (tk(P6)) ) & ( (tk(P9)) <= (tk(P16)) ) ) & ( ( ( 28 ) <= (tk(P15)) ) | ( (tk(P14)) <= (tk(P12)) ) ) ) ) & ( (tk(P14)) <= (tk(P7)) ) ) )) ) ) | (! ( ( ( (tk(P7)) <= ( 62 ) ) & ( ( 37 ) <= (tk(P6)) ) ) & ( ( ( (! ( ( ( ( 61 ) <= (tk(P13)) ) | ( ( 10 ) <= (tk(P17)) ) ) | (! ( (tk(P14)) <= (tk(P9)) )) )) & ( ( 64 ) <= (tk(P16)) ) ) & (! ( ( ( (tk(P10)) <= ( 28 ) ) | ( (tk(P4)) <= ( 33 ) ) ) & ( ( 74 ) <= (tk(P3)) ) )) ) | ( (! ( ( ( ( ( 77 ) <= (tk(P1)) ) & ( (tk(P16)) <= ( 20 ) ) ) | ( ( (tk(P3)) <= (tk(P11)) ) | ( (tk(P8)) <= (tk(P18)) ) ) ) & (! ( ( 76 ) <= (tk(P4)) )) )) & ( ( (tk(P11)) <= ( 98 ) ) | ( ( ( ( (tk(P3)) <= (tk(P12)) ) | ( ( 76 ) <= (tk(P18)) ) ) | ( ( (tk(P2)) <= ( 72 ) ) | ( ( 100 ) <= (tk(P14)) ) ) ) | (! ( ( (tk(P1)) <= ( 100 ) ) | ( (tk(P11)) <= (tk(P7)) ) )) ) ) ) ) )) )))
PROPERTY: LamportFastMutEx-COL-4-ReachabilityCardinality-09 (reachable & potential(( ( ( 43 ) <= (tk(P10)) ) | ( (! ( (! ( ( (! ( ( ( 76 ) <= (tk(P3)) ) & ( ( 19 ) <= (tk(P1)) ) )) | ( (! ( (tk(P11)) <= ( 59 ) )) | (! ( (tk(P4)) <= (tk(P10)) )) ) ) & ( (! ( (tk(P9)) <= ( 11 ) )) | (! ( (tk(P6)) <= ( 82 ) )) ) )) | ( ( ( 77 ) <= (tk(P15)) ) & (! ( (! ( ( (tk(P1)) <= ( 37 ) ) & ( (tk(P10)) <= ( 68 ) ) )) | ( (! ( (tk(P15)) <= (tk(P18)) )) | ( (tk(P10)) <= (tk(P6)) ) ) )) ) )) & (! ( (tk(P2)) <= ( 67 ) )) ) )))
PROPERTY: LamportFastMutEx-COL-4-ReachabilityCardinality-10 (reachable &!potential( ( ( (tk(P14)) <= (tk(P17)) ) | ( ( (tk(P4)) <= ( 89 ) ) | ( (tk(P14)) <= (tk(P9)) ) ) )))
PROPERTY: LamportFastMutEx-COL-4-ReachabilityCardinality-11 (reachable & potential((! ( (tk(P15)) <= ( 26 ) ))))
PROPERTY: LamportFastMutEx-COL-4-ReachabilityCardinality-12 (reachable & potential(( ( ( ( 14 ) <= (tk(P3)) ) & (! ( ( ( ( (tk(P15)) <= ( 71 ) ) | (! ( (tk(P13)) <= (tk(P9)) )) ) | ( (! ( ( (tk(P1)) <= ( 17 ) ) | ( (tk(P7)) <= ( 89 ) ) )) | ( ( ( (tk(P11)) <= (tk(P4)) ) | ( (tk(P18)) <= ( 75 ) ) ) & ( (tk(P12)) <= (tk(P3)) ) ) ) ) & ( ( (tk(P11)) <= (tk(P2)) ) | (! ( (tk(P5)) <= ( 45 ) )) ) )) ) | ( ( ( 30 ) <= (tk(P11)) ) | ( (! ( (tk(P1)) <= ( 41 ) )) & (! ( ( (! ( ( 44 ) <= (tk(P9)) )) | (! ( (! ( (tk(P4)) <= (tk(P4)) )) | ( ( (tk(P18)) <= (tk(P7)) ) | ( ( 12 ) <= (tk(P11)) ) ) )) ) | ( ( ( ( ( (tk(P14)) <= (tk(P10)) ) | ( (tk(P9)) <= (tk(P6)) ) ) & ( ( ( 79 ) <= (tk(P1)) ) & ( (tk(P17)) <= (tk(P7)) ) ) ) | ( ( ( ( 37 ) <= (tk(P14)) ) | ( (tk(P4)) <= ( 11 ) ) ) | (! ( (tk(P12)) <= ( 88 ) )) ) ) & ( (! ( ( 43 ) <= (tk(P4)) )) & ( ( ( (tk(P16)) <= (tk(P18)) ) | ( (tk(P12)) <= ( 56 ) ) ) & ( ( (tk(P11)) <= (tk(P15)) ) | ( ( 99 ) <= (tk(P11)) ) ) ) ) ) )) ) ) )))
PROPERTY: LamportFastMutEx-COL-4-ReachabilityCardinality-13 (reachable & potential(( ( (tk(P12)) <= (tk(P1)) ) & ( ( (! ( ( ( (tk(P15)) <= ( 48 ) ) & ( ( (! ( ( 59 ) <= (tk(P18)) )) & ( ( (tk(P1)) <= ( 53 ) ) | ( ( 46 ) <= (tk(P15)) ) ) ) | ( (tk(P16)) <= ( 84 ) ) ) ) & (! ( ( (! ( ( 15 ) <= (tk(P9)) )) | (! ( ( 75 ) <= (tk(P18)) )) ) | ( ( ( ( 6 ) <= (tk(P17)) ) & ( ( 17 ) <= (tk(P7)) ) ) | ( ( (tk(P4)) <= (tk(P16)) ) & ( (tk(P1)) <= (tk(P15)) ) ) ) )) )) & ( (tk(P1)) <= (tk(P8)) ) ) & ( ( ( 84 ) <= (tk(P5)) ) | ( ( 24 ) <= (tk(P18)) ) ) ) )))
PROPERTY: LamportFastMutEx-COL-4-ReachabilityCardinality-14 (reachable &!potential( ( (tk(P13)) <= ( 21 ) )))
PROPERTY: LamportFastMutEx-COL-4-ReachabilityCardinality-15 (reachable &!potential( (! ( ( ( ( (tk(P6)) <= ( 54 ) ) & ( ( (! ( ( (tk(P12)) <= (tk(P7)) ) & ( (tk(P5)) <= (tk(P17)) ) )) & ( ( ( ( 62 ) <= (tk(P4)) ) & (! ( (tk(P9)) <= ( 91 ) )) ) & ( (tk(P15)) <= (tk(P14)) ) ) ) & (! ( ( (! ( (tk(P9)) <= ( 100 ) )) | ( ( 73 ) <= (tk(P13)) ) ) & (! ( (tk(P3)) <= (tk(P11)) )) )) ) ) | (! ( (tk(P12)) <= (tk(P18)) )) ) & (! ( ( (! ( ( (! ( ( 51 ) <= (tk(P11)) )) | (! ( (tk(P4)) <= ( 34 ) )) ) | (! ( ( 71 ) <= (tk(P14)) )) )) | ( (tk(P7)) <= ( 73 ) ) ) & ( ( (! ( ( 17 ) <= (tk(P1)) )) | ( (tk(P14)) <= ( 37 ) ) ) & ( ( (tk(P17)) <= (tk(P10)) ) | ( ( 52 ) <= (tk(P10)) ) ) ) )) ))))
FORMULA LamportFastMutEx-COL-4-ReachabilityCardinality-00 TRUE TECHNIQUES SEQUENTIAL_PROCESSING DECISION_DIAGRAMS
FORMULA LamportFastMutEx-COL-4-ReachabilityCardinality-01 TRUE TECHNIQUES SEQUENTIAL_PROCESSING DECISION_DIAGRAMS
FORMULA LamportFastMutEx-COL-4-ReachabilityCardinality-02 FALSE TECHNIQUES SEQUENTIAL_PROCESSING DECISION_DIAGRAMS
FORMULA LamportFastMutEx-COL-4-ReachabilityCardinality-03 TRUE TECHNIQUES SEQUENTIAL_PROCESSING DECISION_DIAGRAMS
FORMULA LamportFastMutEx-COL-4-ReachabilityCardinality-04 TRUE TECHNIQUES SEQUENTIAL_PROCESSING DECISION_DIAGRAMS
FORMULA LamportFastMutEx-COL-4-ReachabilityCardinality-05 FALSE TECHNIQUES SEQUENTIAL_PROCESSING DECISION_DIAGRAMS
FORMULA LamportFastMutEx-COL-4-ReachabilityCardinality-06 FALSE TECHNIQUES SEQUENTIAL_PROCESSING DECISION_DIAGRAMS
FORMULA LamportFastMutEx-COL-4-ReachabilityCardinality-07 TRUE TECHNIQUES SEQUENTIAL_PROCESSING DECISION_DIAGRAMS
FORMULA LamportFastMutEx-COL-4-ReachabilityCardinality-08 TRUE TECHNIQUES SEQUENTIAL_PROCESSING DECISION_DIAGRAMS
FORMULA LamportFastMutEx-COL-4-ReachabilityCardinality-09 FALSE TECHNIQUES SEQUENTIAL_PROCESSING DECISION_DIAGRAMS
FORMULA LamportFastMutEx-COL-4-ReachabilityCardinality-10 TRUE TECHNIQUES SEQUENTIAL_PROCESSING DECISION_DIAGRAMS
FORMULA LamportFastMutEx-COL-4-ReachabilityCardinality-11 FALSE TECHNIQUES SEQUENTIAL_PROCESSING DECISION_DIAGRAMS
FORMULA LamportFastMutEx-COL-4-ReachabilityCardinality-12 FALSE TECHNIQUES SEQUENTIAL_PROCESSING DECISION_DIAGRAMS
FORMULA LamportFastMutEx-COL-4-ReachabilityCardinality-13 FALSE TECHNIQUES SEQUENTIAL_PROCESSING DECISION_DIAGRAMS
FORMULA LamportFastMutEx-COL-4-ReachabilityCardinality-14 TRUE TECHNIQUES SEQUENTIAL_PROCESSING DECISION_DIAGRAMS
FORMULA LamportFastMutEx-COL-4-ReachabilityCardinality-15 TRUE TECHNIQUES SEQUENTIAL_PROCESSING DECISION_DIAGRAMS

BK_STOP 1678649090755

--------------------
content from stderr:

+ ulimit -s 65536
+ [[ -z '' ]]
+ export LTSMIN_MEM_SIZE=8589934592
+ LTSMIN_MEM_SIZE=8589934592
+ export PYTHONPATH=/home/mcc/BenchKit/itstools/pylibs
+ PYTHONPATH=/home/mcc/BenchKit/itstools/pylibs
+ export LD_LIBRARY_PATH=/home/mcc/BenchKit/itstools/pylibs:
+ LD_LIBRARY_PATH=/home/mcc/BenchKit/itstools/pylibs:
++ sed s/.jar//
++ perl -pe 's/.*\.//g'
++ ls /home/mcc/BenchKit/bin//../reducer/bin//../../itstools//itstools/plugins/fr.lip6.move.gal.application.pnmcc_1.0.0.202303021504.jar
+ VERSION=202303021504
+ echo 'Running Version 202303021504'
+ /home/mcc/BenchKit/bin//../reducer/bin//../../itstools//itstools/its-tools -pnfolder /home/mcc/execution -examination ReachabilityCardinality -timeout 360 -rebuildPNML
WARNING:
No initial marking given, assuming zero
within model automodel built in file model.sm near line 133

Sequence of Actions to be Executed by the VM

This is useful if one wants to reexecute the tool in the VM from the submitted image disk.

set -x
# this is for BenchKit: configuration of major elements for the test
export BK_INPUT="LamportFastMutEx-COL-4"
export BK_EXAMINATION="ReachabilityCardinality"
export BK_TOOL="smartxred"
export BK_RESULT_DIR="/tmp/BK_RESULTS/OUTPUTS"
export BK_TIME_CONFINEMENT="3600"
export BK_MEMORY_CONFINEMENT="16384"
export BK_BIN_PATH="/home/mcc/BenchKit/bin/"

# this is specific to your benchmark or test

export BIN_DIR="$HOME/BenchKit/bin"

# remove the execution directoty if it exists (to avoid increse of .vmdk images)
if [ -d execution ] ; then
rm -rf execution
fi

# this is for BenchKit: explicit launching of the test
echo "====================================================================="
echo " Generated by BenchKit 2-5348"
echo " Executing tool smartxred"
echo " Input is LamportFastMutEx-COL-4, examination is ReachabilityCardinality"
echo " Time confinement is $BK_TIME_CONFINEMENT seconds"
echo " Memory confinement is 16384 MBytes"
echo " Number of cores is 4"
echo " Run identifier is r235-tall-167856421700358"
echo "====================================================================="
echo
echo "--------------------"
echo "preparation of the directory to be used:"

tar xzf /home/mcc/BenchKit/INPUTS/LamportFastMutEx-COL-4.tgz
mv LamportFastMutEx-COL-4 execution
cd execution
if [ "ReachabilityCardinality" = "ReachabilityDeadlock" ] || [ "ReachabilityCardinality" = "UpperBounds" ] || [ "ReachabilityCardinality" = "QuasiLiveness" ] || [ "ReachabilityCardinality" = "StableMarking" ] || [ "ReachabilityCardinality" = "Liveness" ] || [ "ReachabilityCardinality" = "OneSafe" ] || [ "ReachabilityCardinality" = "StateSpace" ]; then
rm -f GenericPropertiesVerdict.xml
fi
pwd
ls -lh

echo
echo "--------------------"
echo "content from stdout:"
echo
echo "=== Data for post analysis generated by BenchKit (invocation template)"
echo
if [ "ReachabilityCardinality" = "UpperBounds" ] ; then
echo "The expected result is a vector of positive values"
echo NUM_VECTOR
elif [ "ReachabilityCardinality" != "StateSpace" ] ; then
echo "The expected result is a vector of booleans"
echo BOOL_VECTOR
else
echo "no data necessary for post analysis"
fi
echo
if [ -f "ReachabilityCardinality.txt" ] ; then
echo "here is the order used to build the result vector(from text file)"
for x in $(grep Property ReachabilityCardinality.txt | cut -d ' ' -f 2 | sort -u) ; do
echo "FORMULA_NAME $x"
done
elif [ -f "ReachabilityCardinality.xml" ] ; then # for cunf (txt files deleted;-)
echo echo "here is the order used to build the result vector(from xml file)"
for x in $(grep '' ReachabilityCardinality.xml | cut -d '>' -f 2 | cut -d '<' -f 1 | sort -u) ; do
echo "FORMULA_NAME $x"
done
elif [ "ReachabilityCardinality" = "ReachabilityDeadlock" ] || [ "ReachabilityCardinality" = "QuasiLiveness" ] || [ "ReachabilityCardinality" = "StableMarking" ] || [ "ReachabilityCardinality" = "Liveness" ] || [ "ReachabilityCardinality" = "OneSafe" ] ; then
echo "FORMULA_NAME ReachabilityCardinality"
fi
echo
echo "=== Now, execution of the tool begins"
echo
echo -n "BK_START "
date -u +%s%3N
echo
timeout -s 9 $BK_TIME_CONFINEMENT bash -c "/home/mcc/BenchKit/BenchKit_head.sh 2> STDERR ; echo ; echo -n \"BK_STOP \" ; date -u +%s%3N"
if [ $? -eq 137 ] ; then
echo
echo "BK_TIME_CONFINEMENT_REACHED"
fi
echo
echo "--------------------"
echo "content from stderr:"
echo
cat STDERR ;