fond
Model Checking Contest 2023
13th edition, Paris, France, April 26, 2023 (at TOOLympics II)
Execution of r231-tall-167856416300634
Last Updated
May 14, 2023

About the Execution of LoLa+red for MAPKbis-PT-5310

Execution Summary
Max Memory
Used (MB)
Time wait (ms) CPU Usage (ms) I/O Wait (ms) Computed Result Execution
Status
4332.752 3600000.00 3830340.00 9836.20 ?TTTTFT?FF??F?TT normal

Execution Chart

We display below the execution chart for this examination (boot time has been removed).

Trace from the execution

Formatting '/data/fkordon/mcc2023-input.r231-tall-167856416300634.qcow2', fmt=qcow2 size=4294967296 backing_file=/data/fkordon/mcc2023-input.qcow2 cluster_size=65536 lazy_refcounts=off refcount_bits=16
Waiting for the VM to be ready (probing ssh)
...............................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................
=====================================================================
Generated by BenchKit 2-5348
Executing tool lolaxred
Input is MAPKbis-PT-5310, examination is CTLFireability
Time confinement is 3600 seconds
Memory confinement is 16384 MBytes
Number of cores is 4
Run identifier is r231-tall-167856416300634
=====================================================================

--------------------
preparation of the directory to be used:
/home/mcc/execution
total 636K
-rw-r--r-- 1 mcc users 6.4K Feb 25 16:17 CTLCardinality.txt
-rw-r--r-- 1 mcc users 54K Feb 25 16:17 CTLCardinality.xml
-rw-r--r-- 1 mcc users 11K Feb 25 15:59 CTLFireability.txt
-rw-r--r-- 1 mcc users 48K Feb 25 15:59 CTLFireability.xml
-rw-r--r-- 1 mcc users 4.2K Jan 29 11:40 GenericPropertiesDefinition.xml
-rw-r--r-- 1 mcc users 6.4K Jan 29 11:40 GenericPropertiesVerdict.xml
-rw-r--r-- 1 mcc users 4.2K Feb 25 16:22 LTLCardinality.txt
-rw-r--r-- 1 mcc users 26K Feb 25 16:22 LTLCardinality.xml
-rw-r--r-- 1 mcc users 6.0K Feb 25 16:22 LTLFireability.txt
-rw-r--r-- 1 mcc users 21K Feb 25 16:22 LTLFireability.xml
-rw-r--r-- 1 mcc users 13K Feb 25 16:35 ReachabilityCardinality.txt
-rw-r--r-- 1 mcc users 111K Feb 25 16:35 ReachabilityCardinality.xml
-rw-r--r-- 1 mcc users 22K Feb 25 16:26 ReachabilityFireability.txt
-rw-r--r-- 1 mcc users 82K Feb 25 16:26 ReachabilityFireability.xml
-rw-r--r-- 1 mcc users 1.7K Feb 25 16:22 UpperBounds.txt
-rw-r--r-- 1 mcc users 3.8K Feb 25 16:22 UpperBounds.xml
-rw-r--r-- 1 mcc users 6 Mar 5 18:22 equiv_col
-rw-r--r-- 1 mcc users 5 Mar 5 18:22 instance
-rw-r--r-- 1 mcc users 6 Mar 5 18:22 iscolored
-rw-r--r-- 1 mcc users 170K Mar 5 18:22 model.pnml

--------------------
content from stdout:

=== Data for post analysis generated by BenchKit (invocation template)

The expected result is a vector of booleans
BOOL_VECTOR

here is the order used to build the result vector(from text file)
FORMULA_NAME MAPKbis-PT-5310-CTLFireability-00
FORMULA_NAME MAPKbis-PT-5310-CTLFireability-01
FORMULA_NAME MAPKbis-PT-5310-CTLFireability-02
FORMULA_NAME MAPKbis-PT-5310-CTLFireability-03
FORMULA_NAME MAPKbis-PT-5310-CTLFireability-04
FORMULA_NAME MAPKbis-PT-5310-CTLFireability-05
FORMULA_NAME MAPKbis-PT-5310-CTLFireability-06
FORMULA_NAME MAPKbis-PT-5310-CTLFireability-07
FORMULA_NAME MAPKbis-PT-5310-CTLFireability-08
FORMULA_NAME MAPKbis-PT-5310-CTLFireability-09
FORMULA_NAME MAPKbis-PT-5310-CTLFireability-10
FORMULA_NAME MAPKbis-PT-5310-CTLFireability-11
FORMULA_NAME MAPKbis-PT-5310-CTLFireability-12
FORMULA_NAME MAPKbis-PT-5310-CTLFireability-13
FORMULA_NAME MAPKbis-PT-5310-CTLFireability-14
FORMULA_NAME MAPKbis-PT-5310-CTLFireability-15

=== Now, execution of the tool begins

BK_START 1679469843145

bash -c /home/mcc/BenchKit/BenchKit_head.sh 2> STDERR ; echo ; echo -n "BK_STOP " ; date -u +%s%3N
Invoking MCC driver with
BK_TOOL=lolaxred
BK_EXAMINATION=CTLFireability
BK_BIN_PATH=/home/mcc/BenchKit/bin/
BK_TIME_CONFINEMENT=3600
BK_INPUT=MAPKbis-PT-5310
Applying reductions before tool lola
Invoking reducer
Running Version 202303021504
[2023-03-22 07:24:04] [INFO ] Running its-tools with arguments : [-pnfolder, /home/mcc/execution, -examination, CTLFireability, -timeout, 360, -rebuildPNML]
[2023-03-22 07:24:04] [INFO ] Parsing pnml file : /home/mcc/execution/model.pnml
[2023-03-22 07:24:04] [INFO ] Load time of PNML (sax parser for PT used): 53 ms
[2023-03-22 07:24:04] [INFO ] Transformed 106 places.
[2023-03-22 07:24:04] [INFO ] Transformed 173 transitions.
[2023-03-22 07:24:04] [INFO ] Found NUPN structural information;
[2023-03-22 07:24:04] [INFO ] Parsed PT model containing 106 places and 173 transitions and 986 arcs in 112 ms.
Parsed 16 properties from file /home/mcc/execution/CTLFireability.xml in 9 ms.
Deduced a syphon composed of 11 places in 2 ms
Reduce places removed 15 places and 41 transitions.
Reduce places removed 7 places and 0 transitions.
FORMULA MAPKbis-PT-5310-CTLFireability-02 TRUE TECHNIQUES TOPOLOGICAL INITIAL_STATE
FORMULA MAPKbis-PT-5310-CTLFireability-05 FALSE TECHNIQUES TOPOLOGICAL INITIAL_STATE
FORMULA MAPKbis-PT-5310-CTLFireability-09 FALSE TECHNIQUES TOPOLOGICAL INITIAL_STATE
FORMULA MAPKbis-PT-5310-CTLFireability-12 FALSE TECHNIQUES TOPOLOGICAL INITIAL_STATE
Support contains 73 out of 84 places. Attempting structural reductions.
Starting structural reductions in LTL mode, iteration 0 : 84/84 places, 132/132 transitions.
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 0 with 2 rules applied. Total rules applied 2 place count 84 transition count 130
Applied a total of 2 rules in 192 ms. Remains 84 /84 variables (removed 0) and now considering 130/132 (removed 2) transitions.
[2023-03-22 07:24:04] [INFO ] Flow matrix only has 84 transitions (discarded 46 similar events)
// Phase 1: matrix 84 rows 84 cols
[2023-03-22 07:24:05] [INFO ] Computed 42 place invariants in 9 ms
[2023-03-22 07:24:05] [INFO ] Implicit Places using invariants in 190 ms returned []
[2023-03-22 07:24:05] [INFO ] Flow matrix only has 84 transitions (discarded 46 similar events)
[2023-03-22 07:24:05] [INFO ] Invariant cache hit.
[2023-03-22 07:24:05] [INFO ] State equation strengthened by 42 read => feed constraints.
[2023-03-22 07:24:05] [INFO ] Implicit Places using invariants and state equation in 90 ms returned []
Implicit Place search using SMT with State Equation took 305 ms to find 0 implicit places.
[2023-03-22 07:24:05] [INFO ] Flow matrix only has 84 transitions (discarded 46 similar events)
[2023-03-22 07:24:05] [INFO ] Invariant cache hit.
[2023-03-22 07:24:05] [INFO ] Dead Transitions using invariants and state equation in 81 ms found 0 transitions.
Starting structural reductions in LTL mode, iteration 1 : 84/84 places, 130/132 transitions.
Finished structural reductions in LTL mode , in 1 iterations and 581 ms. Remains : 84/84 places, 130/132 transitions.
Support contains 73 out of 84 places after structural reductions.
[2023-03-22 07:24:05] [INFO ] Flatten gal took : 28 ms
[2023-03-22 07:24:05] [INFO ] Flatten gal took : 12 ms
[2023-03-22 07:24:05] [INFO ] Input system was already deterministic with 130 transitions.
Support contains 72 out of 84 places (down from 73) after GAL structural reductions.
Incomplete random walk after 10000 steps, including 2 resets, run finished after 409 ms. (steps per millisecond=24 ) properties (out of 53) seen :48
Incomplete Best-First random walk after 10001 steps, including 2 resets, run finished after 51 ms. (steps per millisecond=196 ) properties (out of 5) seen :0
Incomplete Best-First random walk after 10001 steps, including 2 resets, run finished after 31 ms. (steps per millisecond=322 ) properties (out of 5) seen :0
Incomplete Best-First random walk after 10000 steps, including 2 resets, run finished after 23 ms. (steps per millisecond=434 ) properties (out of 5) seen :0
Incomplete Best-First random walk after 10001 steps, including 2 resets, run finished after 26 ms. (steps per millisecond=384 ) properties (out of 5) seen :0
Incomplete Best-First random walk after 10001 steps, including 2 resets, run finished after 24 ms. (steps per millisecond=416 ) properties (out of 5) seen :0
Running SMT prover for 5 properties.
[2023-03-22 07:24:06] [INFO ] Flow matrix only has 84 transitions (discarded 46 similar events)
[2023-03-22 07:24:06] [INFO ] Invariant cache hit.
[2023-03-22 07:24:06] [INFO ] [Real]Absence check using 42 positive place invariants in 15 ms returned sat
[2023-03-22 07:24:06] [INFO ] After 211ms SMT Verify possible using all constraints in real domain returned unsat :1 sat :0 real:4
[2023-03-22 07:24:06] [INFO ] [Nat]Absence check using 42 positive place invariants in 5 ms returned sat
[2023-03-22 07:24:06] [INFO ] After 36ms SMT Verify possible using state equation in natural domain returned unsat :1 sat :4
[2023-03-22 07:24:06] [INFO ] State equation strengthened by 42 read => feed constraints.
[2023-03-22 07:24:06] [INFO ] After 31ms SMT Verify possible using 42 Read/Feed constraints in natural domain returned unsat :1 sat :4
[2023-03-22 07:24:06] [INFO ] After 81ms SMT Verify possible using trap constraints in natural domain returned unsat :1 sat :4
Attempting to minimize the solution found.
Minimization took 71 ms.
[2023-03-22 07:24:06] [INFO ] After 251ms SMT Verify possible using all constraints in natural domain returned unsat :1 sat :4
Fused 5 Parikh solutions to 3 different solutions.
Parikh walk visited 0 properties in 8 ms.
Support contains 8 out of 84 places. Attempting structural reductions.
Starting structural reductions in REACHABILITY mode, iteration 0 : 84/84 places, 130/130 transitions.
Graph (complete) has 261 edges and 84 vertex of which 74 are kept as prefixes of interest. Removing 10 places using SCC suffix rule.2 ms
Discarding 10 places :
Also discarding 4 output transitions
Drop transitions removed 4 transitions
Drop transitions removed 10 transitions
Reduce isomorphic transitions removed 10 transitions.
Iterating post reduction 0 with 10 rules applied. Total rules applied 11 place count 74 transition count 116
Applied a total of 11 rules in 20 ms. Remains 74 /84 variables (removed 10) and now considering 116/130 (removed 14) transitions.
Finished structural reductions in REACHABILITY mode , in 1 iterations and 20 ms. Remains : 74/84 places, 116/130 transitions.
Incomplete random walk after 10000 steps, including 2 resets, run finished after 115 ms. (steps per millisecond=86 ) properties (out of 4) seen :2
Incomplete Best-First random walk after 10001 steps, including 2 resets, run finished after 19 ms. (steps per millisecond=526 ) properties (out of 2) seen :0
Incomplete Best-First random walk after 10001 steps, including 2 resets, run finished after 15 ms. (steps per millisecond=666 ) properties (out of 2) seen :0
Running SMT prover for 2 properties.
[2023-03-22 07:24:06] [INFO ] Flow matrix only has 74 transitions (discarded 42 similar events)
// Phase 1: matrix 74 rows 74 cols
[2023-03-22 07:24:06] [INFO ] Computed 37 place invariants in 2 ms
[2023-03-22 07:24:06] [INFO ] [Real]Absence check using 37 positive place invariants in 4 ms returned sat
[2023-03-22 07:24:06] [INFO ] After 105ms SMT Verify possible using all constraints in real domain returned unsat :0 sat :0 real:2
[2023-03-22 07:24:07] [INFO ] [Nat]Absence check using 37 positive place invariants in 15 ms returned sat
[2023-03-22 07:24:07] [INFO ] After 24ms SMT Verify possible using state equation in natural domain returned unsat :0 sat :2
[2023-03-22 07:24:07] [INFO ] State equation strengthened by 37 read => feed constraints.
[2023-03-22 07:24:07] [INFO ] After 9ms SMT Verify possible using 37 Read/Feed constraints in natural domain returned unsat :0 sat :2
[2023-03-22 07:24:07] [INFO ] After 21ms SMT Verify possible using trap constraints in natural domain returned unsat :0 sat :2
Attempting to minimize the solution found.
Minimization took 9 ms.
[2023-03-22 07:24:07] [INFO ] After 105ms SMT Verify possible using all constraints in natural domain returned unsat :0 sat :2
Parikh walk visited 0 properties in 2 ms.
Support contains 5 out of 74 places. Attempting structural reductions.
Starting structural reductions in REACHABILITY mode, iteration 0 : 74/74 places, 116/116 transitions.
Graph (complete) has 233 edges and 74 vertex of which 68 are kept as prefixes of interest. Removing 6 places using SCC suffix rule.1 ms
Discarding 6 places :
Also discarding 2 output transitions
Drop transitions removed 2 transitions
Drop transitions removed 9 transitions
Reduce isomorphic transitions removed 9 transitions.
Iterating post reduction 0 with 9 rules applied. Total rules applied 10 place count 68 transition count 105
Applied a total of 10 rules in 6 ms. Remains 68 /74 variables (removed 6) and now considering 105/116 (removed 11) transitions.
Finished structural reductions in REACHABILITY mode , in 1 iterations and 6 ms. Remains : 68/74 places, 105/116 transitions.
Incomplete random walk after 10000 steps, including 2 resets, run finished after 101 ms. (steps per millisecond=99 ) properties (out of 2) seen :0
Incomplete Best-First random walk after 10001 steps, including 2 resets, run finished after 24 ms. (steps per millisecond=416 ) properties (out of 2) seen :0
Incomplete Best-First random walk after 10001 steps, including 2 resets, run finished after 18 ms. (steps per millisecond=555 ) properties (out of 2) seen :0
Interrupted probabilistic random walk after 594303 steps, run timeout after 3001 ms. (steps per millisecond=198 ) properties seen :{}
Probabilistic random walk after 594303 steps, saw 334258 distinct states, run finished after 3002 ms. (steps per millisecond=197 ) properties seen :0
Running SMT prover for 2 properties.
[2023-03-22 07:24:10] [INFO ] Flow matrix only has 68 transitions (discarded 37 similar events)
// Phase 1: matrix 68 rows 68 cols
[2023-03-22 07:24:10] [INFO ] Computed 34 place invariants in 5 ms
[2023-03-22 07:24:10] [INFO ] [Real]Absence check using 34 positive place invariants in 4 ms returned sat
[2023-03-22 07:24:10] [INFO ] After 64ms SMT Verify possible using all constraints in real domain returned unsat :0 sat :0 real:2
[2023-03-22 07:24:10] [INFO ] [Nat]Absence check using 34 positive place invariants in 4 ms returned sat
[2023-03-22 07:24:10] [INFO ] After 32ms SMT Verify possible using state equation in natural domain returned unsat :0 sat :2
[2023-03-22 07:24:10] [INFO ] State equation strengthened by 34 read => feed constraints.
[2023-03-22 07:24:10] [INFO ] After 10ms SMT Verify possible using 34 Read/Feed constraints in natural domain returned unsat :0 sat :2
[2023-03-22 07:24:10] [INFO ] After 21ms SMT Verify possible using trap constraints in natural domain returned unsat :0 sat :2
Attempting to minimize the solution found.
Minimization took 11 ms.
[2023-03-22 07:24:10] [INFO ] After 109ms SMT Verify possible using all constraints in natural domain returned unsat :0 sat :2
Parikh walk visited 0 properties in 0 ms.
Support contains 5 out of 68 places. Attempting structural reductions.
Starting structural reductions in REACHABILITY mode, iteration 0 : 68/68 places, 105/105 transitions.
Applied a total of 0 rules in 6 ms. Remains 68 /68 variables (removed 0) and now considering 105/105 (removed 0) transitions.
Finished structural reductions in REACHABILITY mode , in 1 iterations and 6 ms. Remains : 68/68 places, 105/105 transitions.
Starting structural reductions in REACHABILITY mode, iteration 0 : 68/68 places, 105/105 transitions.
Applied a total of 0 rules in 5 ms. Remains 68 /68 variables (removed 0) and now considering 105/105 (removed 0) transitions.
[2023-03-22 07:24:10] [INFO ] Flow matrix only has 68 transitions (discarded 37 similar events)
[2023-03-22 07:24:10] [INFO ] Invariant cache hit.
[2023-03-22 07:24:10] [INFO ] Implicit Places using invariants in 64 ms returned []
[2023-03-22 07:24:10] [INFO ] Flow matrix only has 68 transitions (discarded 37 similar events)
[2023-03-22 07:24:10] [INFO ] Invariant cache hit.
[2023-03-22 07:24:10] [INFO ] State equation strengthened by 34 read => feed constraints.
[2023-03-22 07:24:10] [INFO ] Implicit Places using invariants and state equation in 86 ms returned []
Implicit Place search using SMT with State Equation took 151 ms to find 0 implicit places.
[2023-03-22 07:24:10] [INFO ] Redundant transitions in 2 ms returned []
[2023-03-22 07:24:10] [INFO ] Flow matrix only has 68 transitions (discarded 37 similar events)
[2023-03-22 07:24:10] [INFO ] Invariant cache hit.
[2023-03-22 07:24:10] [INFO ] Dead Transitions using invariants and state equation in 80 ms found 0 transitions.
Finished structural reductions in REACHABILITY mode , in 1 iterations and 248 ms. Remains : 68/68 places, 105/105 transitions.
Graph (trivial) has 90 edges and 68 vertex of which 58 / 68 are part of one of the 29 SCC in 2 ms
Free SCC test removed 29 places
Drop transitions removed 90 transitions
Ensure Unique test removed 5 transitions
Reduce isomorphic transitions removed 95 transitions.
Graph (complete) has 10 edges and 39 vertex of which 10 are kept as prefixes of interest. Removing 29 places using SCC suffix rule.0 ms
Discarding 29 places :
Also discarding 0 output transitions
Applied a total of 2 rules in 5 ms. Remains 10 /68 variables (removed 58) and now considering 10/105 (removed 95) transitions.
Running SMT prover for 2 properties.
// Phase 1: matrix 10 rows 10 cols
[2023-03-22 07:24:10] [INFO ] Computed 5 place invariants in 1 ms
[2023-03-22 07:24:10] [INFO ] [Real]Absence check using 5 positive place invariants in 0 ms returned sat
[2023-03-22 07:24:10] [INFO ] After 5ms SMT Verify possible using state equation in real domain returned unsat :0 sat :2
[2023-03-22 07:24:10] [INFO ] After 9ms SMT Verify possible using trap constraints in real domain returned unsat :0 sat :1 real:1
Attempting to minimize the solution found.
Minimization took 2 ms.
[2023-03-22 07:24:10] [INFO ] After 35ms SMT Verify possible using all constraints in real domain returned unsat :0 sat :0 real:2
[2023-03-22 07:24:10] [INFO ] [Nat]Absence check using 5 positive place invariants in 1 ms returned sat
[2023-03-22 07:24:10] [INFO ] After 5ms SMT Verify possible using state equation in natural domain returned unsat :0 sat :2
[2023-03-22 07:24:10] [INFO ] After 9ms SMT Verify possible using trap constraints in natural domain returned unsat :0 sat :2
Attempting to minimize the solution found.
Minimization took 14 ms.
[2023-03-22 07:24:10] [INFO ] After 53ms SMT Verify possible using all constraints in natural domain returned unsat :0 sat :2
Successfully simplified 1 atomic propositions for a total of 10 simplifications.
[2023-03-22 07:24:10] [INFO ] Flatten gal took : 8 ms
[2023-03-22 07:24:10] [INFO ] Flatten gal took : 9 ms
[2023-03-22 07:24:10] [INFO ] Input system was already deterministic with 130 transitions.
Computed a total of 0 stabilizing places and 0 stable transitions
Starting structural reductions in LTL mode, iteration 0 : 84/84 places, 130/130 transitions.
Applied a total of 0 rules in 2 ms. Remains 84 /84 variables (removed 0) and now considering 130/130 (removed 0) transitions.
Finished structural reductions in LTL mode , in 1 iterations and 2 ms. Remains : 84/84 places, 130/130 transitions.
[2023-03-22 07:24:10] [INFO ] Flatten gal took : 7 ms
[2023-03-22 07:24:10] [INFO ] Flatten gal took : 8 ms
[2023-03-22 07:24:10] [INFO ] Input system was already deterministic with 130 transitions.
Starting structural reductions in LTL mode, iteration 0 : 84/84 places, 130/130 transitions.
Applied a total of 0 rules in 2 ms. Remains 84 /84 variables (removed 0) and now considering 130/130 (removed 0) transitions.
Finished structural reductions in LTL mode , in 1 iterations and 2 ms. Remains : 84/84 places, 130/130 transitions.
[2023-03-22 07:24:10] [INFO ] Flatten gal took : 7 ms
[2023-03-22 07:24:10] [INFO ] Flatten gal took : 8 ms
[2023-03-22 07:24:10] [INFO ] Input system was already deterministic with 130 transitions.
Starting structural reductions in SI_CTL mode, iteration 0 : 84/84 places, 130/130 transitions.
Applied a total of 0 rules in 6 ms. Remains 84 /84 variables (removed 0) and now considering 130/130 (removed 0) transitions.
Finished structural reductions in SI_CTL mode , in 1 iterations and 7 ms. Remains : 84/84 places, 130/130 transitions.
[2023-03-22 07:24:10] [INFO ] Flatten gal took : 7 ms
[2023-03-22 07:24:10] [INFO ] Flatten gal took : 8 ms
[2023-03-22 07:24:10] [INFO ] Input system was already deterministic with 130 transitions.
Starting structural reductions in LTL mode, iteration 0 : 84/84 places, 130/130 transitions.
Applied a total of 0 rules in 1 ms. Remains 84 /84 variables (removed 0) and now considering 130/130 (removed 0) transitions.
Finished structural reductions in LTL mode , in 1 iterations and 1 ms. Remains : 84/84 places, 130/130 transitions.
[2023-03-22 07:24:10] [INFO ] Flatten gal took : 7 ms
[2023-03-22 07:24:10] [INFO ] Flatten gal took : 7 ms
[2023-03-22 07:24:10] [INFO ] Input system was already deterministic with 130 transitions.
Starting structural reductions in SI_CTL mode, iteration 0 : 84/84 places, 130/130 transitions.
Applied a total of 0 rules in 6 ms. Remains 84 /84 variables (removed 0) and now considering 130/130 (removed 0) transitions.
Finished structural reductions in SI_CTL mode , in 1 iterations and 6 ms. Remains : 84/84 places, 130/130 transitions.
[2023-03-22 07:24:11] [INFO ] Flatten gal took : 6 ms
[2023-03-22 07:24:11] [INFO ] Flatten gal took : 7 ms
[2023-03-22 07:24:11] [INFO ] Input system was already deterministic with 130 transitions.
Starting structural reductions in SI_CTL mode, iteration 0 : 84/84 places, 130/130 transitions.
Applied a total of 0 rules in 6 ms. Remains 84 /84 variables (removed 0) and now considering 130/130 (removed 0) transitions.
Finished structural reductions in SI_CTL mode , in 1 iterations and 8 ms. Remains : 84/84 places, 130/130 transitions.
[2023-03-22 07:24:11] [INFO ] Flatten gal took : 5 ms
[2023-03-22 07:24:11] [INFO ] Flatten gal took : 6 ms
[2023-03-22 07:24:11] [INFO ] Input system was already deterministic with 130 transitions.
Starting structural reductions in LTL mode, iteration 0 : 84/84 places, 130/130 transitions.
Applied a total of 0 rules in 2 ms. Remains 84 /84 variables (removed 0) and now considering 130/130 (removed 0) transitions.
Finished structural reductions in LTL mode , in 1 iterations and 2 ms. Remains : 84/84 places, 130/130 transitions.
[2023-03-22 07:24:11] [INFO ] Flatten gal took : 5 ms
[2023-03-22 07:24:11] [INFO ] Flatten gal took : 6 ms
[2023-03-22 07:24:11] [INFO ] Input system was already deterministic with 130 transitions.
Starting structural reductions in SI_CTL mode, iteration 0 : 84/84 places, 130/130 transitions.
Applied a total of 0 rules in 6 ms. Remains 84 /84 variables (removed 0) and now considering 130/130 (removed 0) transitions.
Finished structural reductions in SI_CTL mode , in 1 iterations and 6 ms. Remains : 84/84 places, 130/130 transitions.
[2023-03-22 07:24:11] [INFO ] Flatten gal took : 6 ms
[2023-03-22 07:24:11] [INFO ] Flatten gal took : 6 ms
[2023-03-22 07:24:11] [INFO ] Input system was already deterministic with 130 transitions.
Starting structural reductions in LTL mode, iteration 0 : 84/84 places, 130/130 transitions.
Applied a total of 0 rules in 2 ms. Remains 84 /84 variables (removed 0) and now considering 130/130 (removed 0) transitions.
Finished structural reductions in LTL mode , in 1 iterations and 2 ms. Remains : 84/84 places, 130/130 transitions.
[2023-03-22 07:24:11] [INFO ] Flatten gal took : 6 ms
[2023-03-22 07:24:11] [INFO ] Flatten gal took : 6 ms
[2023-03-22 07:24:11] [INFO ] Input system was already deterministic with 130 transitions.
Starting structural reductions in LTL mode, iteration 0 : 84/84 places, 130/130 transitions.
Applied a total of 0 rules in 1 ms. Remains 84 /84 variables (removed 0) and now considering 130/130 (removed 0) transitions.
Finished structural reductions in LTL mode , in 1 iterations and 2 ms. Remains : 84/84 places, 130/130 transitions.
[2023-03-22 07:24:11] [INFO ] Flatten gal took : 5 ms
[2023-03-22 07:24:11] [INFO ] Flatten gal took : 5 ms
[2023-03-22 07:24:11] [INFO ] Input system was already deterministic with 130 transitions.
Starting structural reductions in SI_CTL mode, iteration 0 : 84/84 places, 130/130 transitions.
Applied a total of 0 rules in 5 ms. Remains 84 /84 variables (removed 0) and now considering 130/130 (removed 0) transitions.
Finished structural reductions in SI_CTL mode , in 1 iterations and 6 ms. Remains : 84/84 places, 130/130 transitions.
[2023-03-22 07:24:11] [INFO ] Flatten gal took : 4 ms
[2023-03-22 07:24:11] [INFO ] Flatten gal took : 4 ms
[2023-03-22 07:24:11] [INFO ] Input system was already deterministic with 130 transitions.
Starting structural reductions in SI_CTL mode, iteration 0 : 84/84 places, 130/130 transitions.
Applied a total of 0 rules in 6 ms. Remains 84 /84 variables (removed 0) and now considering 130/130 (removed 0) transitions.
Finished structural reductions in SI_CTL mode , in 1 iterations and 6 ms. Remains : 84/84 places, 130/130 transitions.
[2023-03-22 07:24:11] [INFO ] Flatten gal took : 4 ms
[2023-03-22 07:24:11] [INFO ] Flatten gal took : 5 ms
[2023-03-22 07:24:11] [INFO ] Input system was already deterministic with 130 transitions.
[2023-03-22 07:24:11] [INFO ] Flatten gal took : 5 ms
[2023-03-22 07:24:11] [INFO ] Flatten gal took : 5 ms
[2023-03-22 07:24:11] [INFO ] Export to MCC of 12 properties in file /home/mcc/execution/CTLFireability.sr.xml took 3 ms.
[2023-03-22 07:24:11] [INFO ] Export to PNML in file /home/mcc/execution/model.sr.pnml of net with 84 places, 130 transitions and 670 arcs took 1 ms.
Total runtime 6635 ms.
There are residual formulas that ITS could not solve within timeout
starting LoLA
BK_INPUT MAPKbis-PT-5310
BK_EXAMINATION: CTLFireability
bin directory: /home/mcc/BenchKit/bin//../reducer/bin//../../lola/bin/
current directory: /home/mcc/execution/375
CTLFireability

FORMULA MAPKbis-PT-5310-CTLFireability-01 TRUE TECHNIQUES COLLATERAL_PROCESSING EXPLICIT TOPOLOGICAL STATE_COMPRESSION STUBBORN_SETS USE_NUPN UNFOLDING_TO_PT

FORMULA MAPKbis-PT-5310-CTLFireability-14 TRUE TECHNIQUES COLLATERAL_PROCESSING EXPLICIT TOPOLOGICAL STATE_COMPRESSION STUBBORN_SETS USE_NUPN UNFOLDING_TO_PT

FORMULA MAPKbis-PT-5310-CTLFireability-08 FALSE TECHNIQUES COLLATERAL_PROCESSING EXPLICIT TOPOLOGICAL STATE_COMPRESSION STUBBORN_SETS USE_NUPN UNFOLDING_TO_PT

FORMULA MAPKbis-PT-5310-CTLFireability-04 TRUE TECHNIQUES COLLATERAL_PROCESSING EXPLICIT TOPOLOGICAL STATE_COMPRESSION STUBBORN_SETS USE_NUPN UNFOLDING_TO_PT

FORMULA MAPKbis-PT-5310-CTLFireability-06 TRUE TECHNIQUES COLLATERAL_PROCESSING EXPLICIT TOPOLOGICAL STATE_COMPRESSION STUBBORN_SETS USE_NUPN UNFOLDING_TO_PT

FORMULA MAPKbis-PT-5310-CTLFireability-15 TRUE TECHNIQUES COLLATERAL_PROCESSING EXPLICIT TOPOLOGICAL STATE_COMPRESSION STUBBORN_SETS USE_NUPN UNFOLDING_TO_PT

FORMULA MAPKbis-PT-5310-CTLFireability-03 TRUE TECHNIQUES COLLATERAL_PROCESSING EXPLICIT TOPOLOGICAL STATE_COMPRESSION STUBBORN_SETS USE_NUPN UNFOLDING_TO_PT
TIME LIMIT: Killed by timeout after 3600 seconds
MemTotal: 16393216 kB
MemFree: 11817580 kB
After kill :
MemTotal: 16393216 kB
MemFree: 16101064 kB

BK_TIME_CONFINEMENT_REACHED

--------------------
content from stderr:

+ ulimit -s 65536
+ [[ -z '' ]]
+ export LTSMIN_MEM_SIZE=8589934592
+ LTSMIN_MEM_SIZE=8589934592
+ export PYTHONPATH=/home/mcc/BenchKit/itstools/pylibs
+ PYTHONPATH=/home/mcc/BenchKit/itstools/pylibs
+ export LD_LIBRARY_PATH=/home/mcc/BenchKit/itstools/pylibs:
+ LD_LIBRARY_PATH=/home/mcc/BenchKit/itstools/pylibs:
++ sed s/.jar//
++ perl -pe 's/.*\.//g'
++ ls /home/mcc/BenchKit/bin//../reducer/bin//../../itstools//itstools/plugins/fr.lip6.move.gal.application.pnmcc_1.0.0.202303021504.jar
+ VERSION=202303021504
+ echo 'Running Version 202303021504'
+ /home/mcc/BenchKit/bin//../reducer/bin//../../itstools//itstools/its-tools -pnfolder /home/mcc/execution -examination CTLFireability -timeout 360 -rebuildPNML
lola: MEM LIMIT 32
lola: MEM LIMIT 5
lola: NET
lola: input: PNML file (--pnmlnet)
lola: reading net from /home/mcc/execution/375/model.pnml
lola: reading pnml
lola: PNML file contains place/transition net
lola: finished parsing
lola: closed net file /home/mcc/execution/375/model.pnml
lola: Reading formula.
lola: Using XML format (--xmlformula)
lola: reading XML formula
lola: reading formula from /home/mcc/execution/375/CTLFireability.xml
lola: rewrite Frontend/Parser/formula_rewrite.k:325
lola: rewrite Frontend/Parser/formula_rewrite.k:337
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:397
lola: rewrite Frontend/Parser/formula_rewrite.k:325
lola: rewrite Frontend/Parser/formula_rewrite.k:337
lola: rewrite Frontend/Parser/formula_rewrite.k:314
lola: rewrite Frontend/Parser/formula_rewrite.k:322
lola: rewrite Frontend/Parser/formula_rewrite.k:334
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:322
lola: rewrite Frontend/Parser/formula_rewrite.k:331
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:317
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:325
lola: rewrite Frontend/Parser/formula_rewrite.k:334
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: RELEASE
lola: RELEASE
lola: rewrite Frontend/Parser/formula_rewrite.k:98
lola: rewrite Frontend/Parser/formula_rewrite.k:129
lola: rewrite Frontend/Parser/formula_rewrite.k:325
lola: rewrite Frontend/Parser/formula_rewrite.k:331
lola: rewrite Frontend/Parser/formula_rewrite.k:325
lola: rewrite Frontend/Parser/formula_rewrite.k:328
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:325
lola: rewrite Frontend/Parser/formula_rewrite.k:337
lola: rewrite Frontend/Parser/formula_rewrite.k:322
lola: rewrite Frontend/Parser/formula_rewrite.k:328
lola: rewrite Frontend/Parser/formula_rewrite.k:322
lola: rewrite Frontend/Parser/formula_rewrite.k:331
lola: rewrite Frontend/Parser/formula_rewrite.k:299
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: RELEASE
lola: rewrite Frontend/Parser/formula_rewrite.k:322
lola: rewrite Frontend/Parser/formula_rewrite.k:331
lola: rewrite Frontend/Parser/formula_rewrite.k:322
lola: rewrite Frontend/Parser/formula_rewrite.k:328
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:451
lola: rewrite Frontend/Parser/formula_rewrite.k:553
lola: rewrite Frontend/Parser/formula_rewrite.k:544
lola: rewrite Frontend/Parser/formula_rewrite.k:96
lola: rewrite Frontend/Parser/formula_rewrite.k:138
lola: rewrite Frontend/Parser/formula_rewrite.k:325
lola: rewrite Frontend/Parser/formula_rewrite.k:337
lola: rewrite Frontend/Parser/formula_rewrite.k:325
lola: rewrite Frontend/Parser/formula_rewrite.k:328
lola: rewrite Frontend/Parser/formula_rewrite.k:322
lola: rewrite Frontend/Parser/formula_rewrite.k:331
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:322
lola: rewrite Frontend/Parser/formula_rewrite.k:328
lola: rewrite Frontend/Parser/formula_rewrite.k:322
lola: rewrite Frontend/Parser/formula_rewrite.k:331
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:250
lola: rewrite Frontend/Parser/formula_rewrite.k:250
lola: rewrite Frontend/Parser/formula_rewrite.k:250
lola: rewrite Frontend/Parser/formula_rewrite.k:250
lola: rewrite Frontend/Parser/formula_rewrite.k:314
lola: rewrite Frontend/Parser/formula_rewrite.k:325
lola: rewrite Frontend/Parser/formula_rewrite.k:328
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:314
lola: rewrite Frontend/Parser/formula_rewrite.k:325
lola: rewrite Frontend/Parser/formula_rewrite.k:337
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:314
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:250
lola: rewrite Frontend/Parser/formula_rewrite.k:314
lola: rewrite Frontend/Parser/formula_rewrite.k:317
lola: rewrite Frontend/Parser/formula_rewrite.k:322
lola: rewrite Frontend/Parser/formula_rewrite.k:331
lola: rewrite Frontend/Parser/formula_rewrite.k:299
lola: rewrite Frontend/Parser/formula_rewrite.k:317
lola: rewrite Frontend/Parser/formula_rewrite.k:322
lola: rewrite Frontend/Parser/formula_rewrite.k:340
lola: rewrite Frontend/Parser/formula_rewrite.k:299
lola: rewrite Frontend/Parser/formula_rewrite.k:299
lola: rewrite Frontend/Parser/formula_rewrite.k:317
lola: rewrite Frontend/Parser/formula_rewrite.k:299
lola: rewrite Frontend/Parser/formula_rewrite.k:299
lola: rewrite Frontend/Parser/formula_rewrite.k:314
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: RELEASE
lola: rewrite Frontend/Parser/formula_rewrite.k:472
lola: Created skeleton in 0.000000 secs.
lola: Created skeleton in 0.000000 secs.
lola: Created skeleton in 0.000000 secs.
lola: Created skeleton in 0.000000 secs.
lola: Rule S: 0 transitions removed,0 places removed
lola: Created skeleton in 0.000000 secs.
lola: Created skeleton in 0.000000 secs.
lola: Created skeleton in 0.000000 secs.
lola: Created skeleton in 0.000000 secs.
lola: Created skeleton in 0.000000 secs.
lola: LAUNCH INITIAL
lola: LAUNCH task # 4 (type CNST) for 3 MAPKbis-PT-5310-CTLFireability-01
lola: time limit : 0 sec
lola: memory limit: 0 pages
lola: FINISHED task # 4 (type CNST) for MAPKbis-PT-5310-CTLFireability-01
lola: result : true
lola: rewrite Frontend/Parser/formula_rewrite.k:806
lola: rewrite Frontend/Parser/formula_rewrite.k:813
lola: rewrite Frontend/Parser/formula_rewrite.k:806
lola: rewrite Frontend/Parser/formula_rewrite.k:814
lola: rewrite Frontend/Parser/formula_rewrite.k:809
lola: rewrite Frontend/Parser/formula_rewrite.k:813
lola: LAUNCH task # 16 (type EXCL) for 15 MAPKbis-PT-5310-CTLFireability-07
lola: time limit : 276 sec
lola: memory limit: 32 pages
lola: Created skeleton in 0.000000 secs.
lola: Created skeleton in 0.000000 secs.
lola: rewrite Frontend/Parser/formula_rewrite.k:808
lola: rewrite Frontend/Parser/formula_rewrite.k:806
lola: rewrite Frontend/Parser/formula_rewrite.k:806
lola: rewrite Frontend/Parser/formula_rewrite.k:808
lola: rewrite Frontend/Parser/formula_rewrite.k:809
lola: rewrite Frontend/Parser/formula_rewrite.k:809
lola: rewrite Frontend/Parser/formula_rewrite.k:806
lola: rewrite Frontend/Parser/formula_rewrite.k:807
lola: rewrite Frontend/Parser/formula_rewrite.k:806
lola: rewrite Frontend/Parser/formula_rewrite.k:808
lola: rewrite Frontend/Parser/formula_rewrite.k:806
lola: rewrite Frontend/Parser/formula_rewrite.k:809
lola: rewrite Frontend/Parser/formula_rewrite.k:813
lola: rewrite Frontend/Parser/formula_rewrite.k:814
lola: rewrite Frontend/Parser/formula_rewrite.k:807
lola: rewrite Frontend/Parser/formula_rewrite.k:811
lola: rewrite Frontend/Parser/formula_rewrite.k:807
lola: rewrite Frontend/Parser/formula_rewrite.k:815
lola: rewrite Frontend/Parser/formula_rewrite.k:813
lola: rewrite Frontend/Parser/formula_rewrite.k:812
lola: rewrite Frontend/Parser/formula_rewrite.k:807
lola: rewrite Frontend/Parser/formula_rewrite.k:807
lola: rewrite Frontend/Parser/formula_rewrite.k:808
lola: rewrite Frontend/Parser/formula_rewrite.k:812
lola: rewrite Frontend/Parser/formula_rewrite.k:815
lola: rewrite Frontend/Parser/formula_rewrite.k:806
lola: rewrite Frontend/Parser/formula_rewrite.k:808
lola: rewrite Frontend/Parser/formula_rewrite.k:811
lola: rewrite Frontend/Parser/formula_rewrite.k:808
lola: rewrite Frontend/Parser/formula_rewrite.k:806
lola: rewrite Frontend/Parser/formula_rewrite.k:815
lola: rewrite Frontend/Parser/formula_rewrite.k:812
lola: rewrite Frontend/Parser/formula_rewrite.k:806
lola: rewrite Frontend/Parser/formula_rewrite.k:808
lola: rewrite Frontend/Parser/formula_rewrite.k:809
lola: rewrite Frontend/Parser/formula_rewrite.k:814
lola: rewrite Frontend/Parser/formula_rewrite.k:806
lola: rewrite Frontend/Parser/formula_rewrite.k:808
lola: rewrite Frontend/Parser/formula_rewrite.k:806
lola: rewrite Frontend/Parser/formula_rewrite.k:813
lola: rewrite Frontend/Parser/formula_rewrite.k:811
lola: rewrite Frontend/Parser/formula_rewrite.k:806
lola: rewrite Frontend/Parser/formula_rewrite.k:808
lola: rewrite Frontend/Parser/formula_rewrite.k:808
lola: rewrite Frontend/Parser/formula_rewrite.k:808
lola: rewrite Frontend/Parser/formula_rewrite.k:814
lola: rewrite Frontend/Parser/formula_rewrite.k:809
lola: rewrite Frontend/Parser/formula_rewrite.k:812
lola: rewrite Frontend/Parser/formula_rewrite.k:812
lola: LAUNCH task # 37 (type FNDP) for 24 MAPKbis-PT-5310-CTLFireability-11
lola: time limit : 32000000 sec
lola: memory limit: 5 pages
lola: rewrite Frontend/Parser/formula_rewrite.k:808
lola: rewrite Frontend/Parser/formula_rewrite.k:806
lola: rewrite Frontend/Parser/formula_rewrite.k:815
lola: rewrite Frontend/Parser/formula_rewrite.k:711
lola: rewrite Frontend/Parser/formula_rewrite.k:711
lola: rewrite Frontend/Parser/formula_rewrite.k:711
lola: LAUNCH task # 38 (type FNDP) for 30 MAPKbis-PT-5310-CTLFireability-14
lola: time limit : 32000000 sec
lola: memory limit: 5 pages
lola: LAUNCH task # 39 (type EQUN) for 30 MAPKbis-PT-5310-CTLFireability-14
lola: time limit : 32000000 sec
lola: memory limit: 5 pages
lola: rewrite Frontend/Parser/formula_rewrite.k:711
lola: FINISHED task # 38 (type FNDP) for MAPKbis-PT-5310-CTLFireability-14
lola: result : true
lola: fired transitions : 142
lola: tried executions : 1
lola: time used : 0.000000
lola: memory pages used : 0
lola: CANCELED task # 39 (type EQUN) for MAPKbis-PT-5310-CTLFireability-14 (obsolete)
sara: try reading problem file /home/mcc/execution/375/CTLFireability-39.sara.
sara: place or transition ordering is non-deterministic

lola: FINISHED task # 39 (type EQUN) for MAPKbis-PT-5310-CTLFireability-14
lola: result : unknown
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-14: EF true findpath

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-03: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-04: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-06: EGEF 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 1 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-08: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 1 1 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-15: CTL 0 1 0 0 1 0 0 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
16 CTL EXCL 5/360 5/32 MAPKbis-PT-5310-CTLFireability-07 1172500 m, 234500 m/sec, 5126550 t fired, .
37 EF DL FNDP 5/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 2445348 t fired, 3 attempts, .

Time elapsed: 5 secs. Pages in use: 5
# running tasks: 2 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-14: EF true findpath

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-03: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-04: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-06: EGEF 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 1 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-08: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 1 1 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-15: CTL 0 1 0 0 1 0 0 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
16 CTL EXCL 10/360 10/32 MAPKbis-PT-5310-CTLFireability-07 2211705 m, 207841 m/sec, 9962134 t fired, .
37 EF DL FNDP 10/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 4954273 t fired, 5 attempts, .

Time elapsed: 10 secs. Pages in use: 10
# running tasks: 2 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-14: EF true findpath

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-03: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-04: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-06: EGEF 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 1 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-08: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 1 1 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-15: CTL 0 1 0 0 1 0 0 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
16 CTL EXCL 15/360 14/32 MAPKbis-PT-5310-CTLFireability-07 3197401 m, 197139 m/sec, 14645637 t fired, .
37 EF DL FNDP 15/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 7548182 t fired, 8 attempts, .

Time elapsed: 15 secs. Pages in use: 14
# running tasks: 2 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-14: EF true findpath

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-03: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-04: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-06: EGEF 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 1 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-08: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 1 1 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-15: CTL 0 1 0 0 1 0 0 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
16 CTL EXCL 20/360 18/32 MAPKbis-PT-5310-CTLFireability-07 4167115 m, 193942 m/sec, 19333084 t fired, .
37 EF DL FNDP 20/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 10051240 t fired, 11 attempts, .

Time elapsed: 20 secs. Pages in use: 18
# running tasks: 2 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-14: EF true findpath

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-03: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-04: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-06: EGEF 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 1 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-08: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 1 1 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-15: CTL 0 1 0 0 1 0 0 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
16 CTL EXCL 25/360 22/32 MAPKbis-PT-5310-CTLFireability-07 5110532 m, 188683 m/sec, 23944780 t fired, .
37 EF DL FNDP 25/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 12580351 t fired, 13 attempts, .

Time elapsed: 25 secs. Pages in use: 22
# running tasks: 2 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-14: EF true findpath

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-03: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-04: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-06: EGEF 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 1 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-08: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 1 1 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-15: CTL 0 1 0 0 1 0 0 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
16 CTL EXCL 30/360 26/32 MAPKbis-PT-5310-CTLFireability-07 6038531 m, 185599 m/sec, 28491162 t fired, .
37 EF DL FNDP 30/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 15088953 t fired, 16 attempts, .

Time elapsed: 30 secs. Pages in use: 26
# running tasks: 2 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-14: EF true findpath

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-03: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-04: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-06: EGEF 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 1 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-08: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 1 1 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-15: CTL 0 1 0 0 1 0 0 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
16 CTL EXCL 35/360 29/32 MAPKbis-PT-5310-CTLFireability-07 6954913 m, 183276 m/sec, 33028641 t fired, .
37 EF DL FNDP 35/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 17605547 t fired, 18 attempts, .

Time elapsed: 35 secs. Pages in use: 29
# running tasks: 2 of 4 Visible: 12
lola: CANCELED task # 16 (type EXCL) for MAPKbis-PT-5310-CTLFireability-07 (memory limit exceeded)
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-14: EF true findpath

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-03: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-04: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-06: EGEF 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-08: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 1 1 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-15: CTL 0 1 0 0 1 0 0 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 40/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 20149482 t fired, 21 attempts, .

Time elapsed: 40 secs. Pages in use: 32
# running tasks: 2 of 4 Visible: 12
lola: LAUNCH task # 28 (type EXCL) for 27 MAPKbis-PT-5310-CTLFireability-13
lola: time limit : 395 sec
lola: memory limit: 32 pages
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-14: EF true findpath

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-03: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-04: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-06: EGEF 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-08: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 1 1 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 1 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-15: CTL 0 1 0 0 1 0 0 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
28 CTL EXCL 5/395 7/32 MAPKbis-PT-5310-CTLFireability-13 1625819 m, 325163 m/sec, 4326881 t fired, .
37 EF DL FNDP 45/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 22694070 t fired, 23 attempts, .

Time elapsed: 45 secs. Pages in use: 32
# running tasks: 2 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-14: EF true findpath

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-03: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-04: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-06: EGEF 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-08: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 1 1 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 1 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-15: CTL 0 1 0 0 1 0 0 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
28 CTL EXCL 10/395 13/32 MAPKbis-PT-5310-CTLFireability-13 2912485 m, 257333 m/sec, 8098732 t fired, .
37 EF DL FNDP 50/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 25226539 t fired, 26 attempts, .

Time elapsed: 50 secs. Pages in use: 32
# running tasks: 2 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-14: EF true findpath

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-03: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-04: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-06: EGEF 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-08: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 1 1 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 1 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-15: CTL 0 1 0 0 1 0 0 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
28 CTL EXCL 15/395 18/32 MAPKbis-PT-5310-CTLFireability-13 4114279 m, 240358 m/sec, 11765993 t fired, .
37 EF DL FNDP 55/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 27789296 t fired, 28 attempts, .

Time elapsed: 55 secs. Pages in use: 32
# running tasks: 2 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-14: EF true findpath

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-03: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-04: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-06: EGEF 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-08: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 1 1 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 1 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-15: CTL 0 1 0 0 1 0 0 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
28 CTL EXCL 20/395 22/32 MAPKbis-PT-5310-CTLFireability-13 5245922 m, 226328 m/sec, 15274224 t fired, .
37 EF DL FNDP 60/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 30364519 t fired, 31 attempts, .

Time elapsed: 60 secs. Pages in use: 32
# running tasks: 2 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-14: EF true findpath

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-03: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-04: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-06: EGEF 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-08: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 1 1 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 1 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-15: CTL 0 1 0 0 1 0 0 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
28 CTL EXCL 25/395 27/32 MAPKbis-PT-5310-CTLFireability-13 6361522 m, 223120 m/sec, 18788260 t fired, .
37 EF DL FNDP 65/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 32938579 t fired, 33 attempts, .

Time elapsed: 65 secs. Pages in use: 32
# running tasks: 2 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-14: EF true findpath

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-03: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-04: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-06: EGEF 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-08: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 1 1 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 1 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-15: CTL 0 1 0 0 1 0 0 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
28 CTL EXCL 30/395 32/32 MAPKbis-PT-5310-CTLFireability-13 7456012 m, 218898 m/sec, 22291950 t fired, .
37 EF DL FNDP 70/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 35506155 t fired, 36 attempts, .

Time elapsed: 70 secs. Pages in use: 32
# running tasks: 2 of 4 Visible: 12
lola: CANCELED task # 28 (type EXCL) for MAPKbis-PT-5310-CTLFireability-13 (memory limit exceeded)
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-14: EF true findpath

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-03: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-04: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-06: EGEF 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-08: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 1 1 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-15: CTL 0 1 0 0 1 0 0 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 75/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 38075682 t fired, 39 attempts, .

Time elapsed: 75 secs. Pages in use: 32
# running tasks: 2 of 4 Visible: 12
lola: LAUNCH task # 19 (type EXCL) for 18 MAPKbis-PT-5310-CTLFireability-08
lola: time limit : 440 sec
lola: memory limit: 32 pages
lola: FINISHED task # 19 (type EXCL) for MAPKbis-PT-5310-CTLFireability-08
lola: result : false
lola: markings : 1
lola: fired transitions : 3
lola: time used : 0.000000
lola: memory pages used : 1
lola: LAUNCH task # 10 (type EXCL) for 9 MAPKbis-PT-5310-CTLFireability-04
lola: time limit : 503 sec
lola: memory limit: 32 pages
lola: FINISHED task # 10 (type EXCL) for MAPKbis-PT-5310-CTLFireability-04
lola: result : true
lola: markings : 7046
lola: fired transitions : 12786
lola: time used : 0.000000
lola: memory pages used : 1
lola: LAUNCH task # 1 (type EXCL) for 0 MAPKbis-PT-5310-CTLFireability-00
lola: time limit : 587 sec
lola: memory limit: 32 pages
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 1 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-03: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-06: EGEF 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 1 1 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-15: CTL 0 1 0 0 1 0 0 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
1 CTL EXCL 5/587 8/32 MAPKbis-PT-5310-CTLFireability-00 1933028 m, 386605 m/sec, 4982750 t fired, .
37 EF DL FNDP 80/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 40636818 t fired, 41 attempts, .

Time elapsed: 80 secs. Pages in use: 32
# running tasks: 2 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 1 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-03: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-06: EGEF 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 1 1 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-15: CTL 0 1 0 0 1 0 0 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
1 CTL EXCL 10/587 14/32 MAPKbis-PT-5310-CTLFireability-00 3354171 m, 284228 m/sec, 9244940 t fired, .
37 EF DL FNDP 85/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 43212878 t fired, 44 attempts, .

Time elapsed: 85 secs. Pages in use: 32
# running tasks: 2 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 1 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-03: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-06: EGEF 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 1 1 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-15: CTL 0 1 0 0 1 0 0 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
1 CTL EXCL 15/587 19/32 MAPKbis-PT-5310-CTLFireability-00 4472190 m, 223603 m/sec, 12825132 t fired, .
37 EF DL FNDP 90/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 45781744 t fired, 46 attempts, .

Time elapsed: 90 secs. Pages in use: 32
# running tasks: 2 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 1 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-03: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-06: EGEF 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 1 1 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-15: CTL 0 1 0 0 1 0 0 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
1 CTL EXCL 20/587 23/32 MAPKbis-PT-5310-CTLFireability-00 5561719 m, 217905 m/sec, 16452776 t fired, .
37 EF DL FNDP 95/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 48379627 t fired, 49 attempts, .

Time elapsed: 95 secs. Pages in use: 32
# running tasks: 2 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 1 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-03: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-06: EGEF 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 1 1 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-15: CTL 0 1 0 0 1 0 0 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
1 CTL EXCL 25/587 28/32 MAPKbis-PT-5310-CTLFireability-00 6617134 m, 211083 m/sec, 20059495 t fired, .
37 EF DL FNDP 100/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 50934750 t fired, 51 attempts, .

Time elapsed: 100 secs. Pages in use: 32
# running tasks: 2 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 1 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-03: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-06: EGEF 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 1 1 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-15: CTL 0 1 0 0 1 0 0 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
1 CTL EXCL 30/587 32/32 MAPKbis-PT-5310-CTLFireability-00 7616772 m, 199927 m/sec, 23546764 t fired, .
37 EF DL FNDP 105/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 53484934 t fired, 54 attempts, .

Time elapsed: 105 secs. Pages in use: 32
# running tasks: 2 of 4 Visible: 12
lola: CANCELED task # 1 (type EXCL) for MAPKbis-PT-5310-CTLFireability-00 (memory limit exceeded)
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-03: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-06: EGEF 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 1 1 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-15: CTL 0 1 0 0 1 0 0 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 110/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 56045501 t fired, 57 attempts, .

Time elapsed: 110 secs. Pages in use: 32
# running tasks: 2 of 4 Visible: 12
lola: LAUNCH task # 36 (type EXCL) for 24 MAPKbis-PT-5310-CTLFireability-11
lola: time limit : 698 sec
lola: memory limit: 32 pages
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-03: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-06: EGEF 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 2 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-15: CTL 0 1 0 0 1 0 0 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
36 EF DL EXCL 5/698 7/32 MAPKbis-PT-5310-CTLFireability-11 1793465 m, 358693 m/sec, 2960836 t fired, .
37 EF DL FNDP 115/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 58617489 t fired, 59 attempts, .

Time elapsed: 115 secs. Pages in use: 32
# running tasks: 2 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-03: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-06: EGEF 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 2 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-15: CTL 0 1 0 0 1 0 0 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
36 EF DL EXCL 10/698 12/32 MAPKbis-PT-5310-CTLFireability-11 3380043 m, 317315 m/sec, 5738018 t fired, .
37 EF DL FNDP 120/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 61182056 t fired, 62 attempts, .

Time elapsed: 120 secs. Pages in use: 32
# running tasks: 2 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-03: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-06: EGEF 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 2 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-15: CTL 0 1 0 0 1 0 0 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
36 EF DL EXCL 15/698 17/32 MAPKbis-PT-5310-CTLFireability-11 4920154 m, 308022 m/sec, 8525381 t fired, .
37 EF DL FNDP 125/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 63751209 t fired, 64 attempts, .

Time elapsed: 125 secs. Pages in use: 32
# running tasks: 2 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-03: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-06: EGEF 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 2 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-15: CTL 0 1 0 0 1 0 0 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
36 EF DL EXCL 20/698 22/32 MAPKbis-PT-5310-CTLFireability-11 6406272 m, 297223 m/sec, 11277630 t fired, .
37 EF DL FNDP 130/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 66320612 t fired, 67 attempts, .

Time elapsed: 130 secs. Pages in use: 32
# running tasks: 2 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-03: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-06: EGEF 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 2 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-15: CTL 0 1 0 0 1 0 0 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
36 EF DL EXCL 25/698 27/32 MAPKbis-PT-5310-CTLFireability-11 7859702 m, 290686 m/sec, 14010768 t fired, .
37 EF DL FNDP 135/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 68891514 t fired, 69 attempts, .

Time elapsed: 135 secs. Pages in use: 32
# running tasks: 2 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-03: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-06: EGEF 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 2 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-15: CTL 0 1 0 0 1 0 0 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
36 EF DL EXCL 30/698 32/32 MAPKbis-PT-5310-CTLFireability-11 9284664 m, 284992 m/sec, 16714316 t fired, .
37 EF DL FNDP 140/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 71461111 t fired, 72 attempts, .

Time elapsed: 140 secs. Pages in use: 32
# running tasks: 2 of 4 Visible: 12
lola: CANCELED task # 36 (type EXCL) for MAPKbis-PT-5310-CTLFireability-11 (memory limit exceeded)
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-03: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-06: EGEF 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-15: CTL 0 1 0 0 1 0 0 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 145/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 74027707 t fired, 75 attempts, .

Time elapsed: 145 secs. Pages in use: 32
# running tasks: 2 of 4 Visible: 12
lola: LAUNCH task # 13 (type EXCL) for 12 MAPKbis-PT-5310-CTLFireability-06
lola: time limit : 863 sec
lola: memory limit: 32 pages
lola: FINISHED task # 13 (type EXCL) for MAPKbis-PT-5310-CTLFireability-06
lola: result : true
lola: markings : 309
lola: fired transitions : 482
lola: time used : 0.000000
lola: memory pages used : 1
lola: LAUNCH task # 34 (type EXCL) for 33 MAPKbis-PT-5310-CTLFireability-15
lola: time limit : 1151 sec
lola: memory limit: 32 pages
lola: FINISHED task # 34 (type EXCL) for MAPKbis-PT-5310-CTLFireability-15
lola: result : true
lola: markings : 23
lola: fired transitions : 46
lola: time used : 0.000000
lola: memory pages used : 1
lola: LAUNCH task # 22 (type EXCL) for 21 MAPKbis-PT-5310-CTLFireability-10
lola: time limit : 1727 sec
lola: memory limit: 32 pages
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-03: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 1 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
22 CTL EXCL 5/1727 7/32 MAPKbis-PT-5310-CTLFireability-10 1521995 m, 304399 m/sec, 5647044 t fired, .
37 EF DL FNDP 150/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 76581022 t fired, 77 attempts, .

Time elapsed: 150 secs. Pages in use: 32
# running tasks: 2 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-03: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 1 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
22 CTL EXCL 10/1727 12/32 MAPKbis-PT-5310-CTLFireability-10 2866021 m, 268805 m/sec, 11023672 t fired, .
37 EF DL FNDP 155/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 79151235 t fired, 80 attempts, .

Time elapsed: 155 secs. Pages in use: 32
# running tasks: 2 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-03: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 1 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
22 CTL EXCL 15/1727 18/32 MAPKbis-PT-5310-CTLFireability-10 4117330 m, 250261 m/sec, 16192332 t fired, .
37 EF DL FNDP 160/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 81724004 t fired, 82 attempts, .

Time elapsed: 160 secs. Pages in use: 32
# running tasks: 2 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-03: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 1 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
22 CTL EXCL 20/1727 23/32 MAPKbis-PT-5310-CTLFireability-10 5324271 m, 241388 m/sec, 21245116 t fired, .
37 EF DL FNDP 165/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 84292222 t fired, 85 attempts, .

Time elapsed: 165 secs. Pages in use: 32
# running tasks: 2 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-03: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 1 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
22 CTL EXCL 25/1727 28/32 MAPKbis-PT-5310-CTLFireability-10 6494097 m, 233965 m/sec, 26201971 t fired, .
37 EF DL FNDP 170/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 86855974 t fired, 87 attempts, .

Time elapsed: 170 secs. Pages in use: 32
# running tasks: 2 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-03: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 1 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
22 CTL EXCL 30/1727 32/32 MAPKbis-PT-5310-CTLFireability-10 7630149 m, 227210 m/sec, 31089830 t fired, .
37 EF DL FNDP 175/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 89418098 t fired, 90 attempts, .

Time elapsed: 175 secs. Pages in use: 32
# running tasks: 2 of 4 Visible: 12
lola: CANCELED task # 22 (type EXCL) for MAPKbis-PT-5310-CTLFireability-10 (memory limit exceeded)
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-03: CTL 0 1 0 0 1 0 0 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 180/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 91986093 t fired, 92 attempts, .

Time elapsed: 180 secs. Pages in use: 32
# running tasks: 2 of 4 Visible: 12
lola: LAUNCH task # 7 (type EXCL) for 6 MAPKbis-PT-5310-CTLFireability-03
lola: time limit : 3420 sec
lola: memory limit: 32 pages
lola: FINISHED task # 7 (type EXCL) for MAPKbis-PT-5310-CTLFireability-03
lola: result : true
lola: markings : 3581
lola: fired transitions : 9783
lola: time used : 0.000000
lola: memory pages used : 1
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 185/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 94553396 t fired, 95 attempts, .

Time elapsed: 185 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 190/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 97123091 t fired, 98 attempts, .

Time elapsed: 190 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 195/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 99689941 t fired, 100 attempts, .

Time elapsed: 195 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 200/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 102252001 t fired, 103 attempts, .

Time elapsed: 200 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 205/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 104822128 t fired, 105 attempts, .

Time elapsed: 205 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 210/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 107385816 t fired, 108 attempts, .

Time elapsed: 210 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 215/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 109957581 t fired, 110 attempts, .

Time elapsed: 215 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 220/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 112530727 t fired, 113 attempts, .

Time elapsed: 220 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 225/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 115103302 t fired, 116 attempts, .

Time elapsed: 225 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 230/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 117671022 t fired, 118 attempts, .

Time elapsed: 230 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 235/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 120234759 t fired, 121 attempts, .

Time elapsed: 235 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 240/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 122810178 t fired, 123 attempts, .

Time elapsed: 240 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 245/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 125382487 t fired, 126 attempts, .

Time elapsed: 245 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 250/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 127951433 t fired, 128 attempts, .

Time elapsed: 250 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 255/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 130519036 t fired, 131 attempts, .

Time elapsed: 255 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 260/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 133084505 t fired, 134 attempts, .

Time elapsed: 260 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 265/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 135659348 t fired, 136 attempts, .

Time elapsed: 265 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 270/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 138224421 t fired, 139 attempts, .

Time elapsed: 270 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 275/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 140792106 t fired, 141 attempts, .

Time elapsed: 275 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 280/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 143360860 t fired, 144 attempts, .

Time elapsed: 280 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 285/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 145929657 t fired, 146 attempts, .

Time elapsed: 285 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 290/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 148496789 t fired, 149 attempts, .

Time elapsed: 290 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 295/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 151056879 t fired, 152 attempts, .

Time elapsed: 295 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 300/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 153631289 t fired, 154 attempts, .

Time elapsed: 300 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 305/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 156196755 t fired, 157 attempts, .

Time elapsed: 305 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 310/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 158765473 t fired, 159 attempts, .

Time elapsed: 310 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 315/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 161329274 t fired, 162 attempts, .

Time elapsed: 315 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 320/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 163896264 t fired, 164 attempts, .

Time elapsed: 320 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 325/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 166457963 t fired, 167 attempts, .

Time elapsed: 325 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 330/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 169026337 t fired, 170 attempts, .

Time elapsed: 330 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 335/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 171581847 t fired, 172 attempts, .

Time elapsed: 335 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 340/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 174148810 t fired, 175 attempts, .

Time elapsed: 340 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 345/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 176716529 t fired, 177 attempts, .

Time elapsed: 345 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 350/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 179279641 t fired, 180 attempts, .

Time elapsed: 350 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 355/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 181845873 t fired, 182 attempts, .

Time elapsed: 355 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 360/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 184410205 t fired, 185 attempts, .

Time elapsed: 360 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 365/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 186971543 t fired, 187 attempts, .

Time elapsed: 365 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 370/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 189533870 t fired, 190 attempts, .

Time elapsed: 370 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 375/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 192102352 t fired, 193 attempts, .

Time elapsed: 375 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 380/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 194660370 t fired, 195 attempts, .

Time elapsed: 380 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 385/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 197214398 t fired, 198 attempts, .

Time elapsed: 385 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 390/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 199778183 t fired, 200 attempts, .

Time elapsed: 390 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 395/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 202341205 t fired, 203 attempts, .

Time elapsed: 395 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 400/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 204934843 t fired, 205 attempts, .

Time elapsed: 400 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 405/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 207540139 t fired, 208 attempts, .

Time elapsed: 405 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 410/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 210142892 t fired, 211 attempts, .

Time elapsed: 410 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 415/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 212753960 t fired, 213 attempts, .

Time elapsed: 415 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 420/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 215353396 t fired, 216 attempts, .

Time elapsed: 420 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 425/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 217955320 t fired, 218 attempts, .

Time elapsed: 425 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 430/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 220561156 t fired, 221 attempts, .

Time elapsed: 430 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 435/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 223174527 t fired, 224 attempts, .

Time elapsed: 435 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 440/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 225789646 t fired, 226 attempts, .

Time elapsed: 440 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 445/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 228393533 t fired, 229 attempts, .

Time elapsed: 445 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 450/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 231001323 t fired, 232 attempts, .

Time elapsed: 450 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 455/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 233614753 t fired, 234 attempts, .

Time elapsed: 455 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 460/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 236220042 t fired, 237 attempts, .

Time elapsed: 460 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 465/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 238832517 t fired, 239 attempts, .

Time elapsed: 465 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 470/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 241441829 t fired, 242 attempts, .

Time elapsed: 470 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 475/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 244054324 t fired, 245 attempts, .

Time elapsed: 475 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 480/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 246671436 t fired, 247 attempts, .

Time elapsed: 480 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 485/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 249280706 t fired, 250 attempts, .

Time elapsed: 485 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 490/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 251883223 t fired, 252 attempts, .

Time elapsed: 490 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 495/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 254486330 t fired, 255 attempts, .

Time elapsed: 495 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 500/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 257078377 t fired, 258 attempts, .

Time elapsed: 500 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 505/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 259683760 t fired, 260 attempts, .

Time elapsed: 505 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 510/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 262280414 t fired, 263 attempts, .

Time elapsed: 510 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 515/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 264887934 t fired, 265 attempts, .

Time elapsed: 515 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 520/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 267489314 t fired, 268 attempts, .

Time elapsed: 520 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 525/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 270089291 t fired, 271 attempts, .

Time elapsed: 525 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 530/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 272694692 t fired, 273 attempts, .

Time elapsed: 530 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 535/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 275305943 t fired, 276 attempts, .

Time elapsed: 535 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 540/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 277914113 t fired, 278 attempts, .

Time elapsed: 540 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 545/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 280525302 t fired, 281 attempts, .

Time elapsed: 545 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 550/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 283135440 t fired, 284 attempts, .

Time elapsed: 550 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 555/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 285739513 t fired, 286 attempts, .

Time elapsed: 555 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 560/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 288343837 t fired, 289 attempts, .

Time elapsed: 560 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 565/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 290947138 t fired, 291 attempts, .

Time elapsed: 565 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 570/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 293546135 t fired, 294 attempts, .

Time elapsed: 570 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 575/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 296148347 t fired, 297 attempts, .

Time elapsed: 575 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 580/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 298760125 t fired, 299 attempts, .

Time elapsed: 580 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 585/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 301354130 t fired, 302 attempts, .

Time elapsed: 585 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 590/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 303961287 t fired, 304 attempts, .

Time elapsed: 590 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 595/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 306572819 t fired, 307 attempts, .

Time elapsed: 595 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 600/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 309168951 t fired, 310 attempts, .

Time elapsed: 600 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 605/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 311772361 t fired, 312 attempts, .

Time elapsed: 605 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 610/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 314350346 t fired, 315 attempts, .

Time elapsed: 610 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 615/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 316905266 t fired, 317 attempts, .

Time elapsed: 615 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 620/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 319464055 t fired, 320 attempts, .

Time elapsed: 620 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 625/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 322023823 t fired, 323 attempts, .

Time elapsed: 625 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 630/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 324591734 t fired, 325 attempts, .

Time elapsed: 630 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 635/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 327198422 t fired, 328 attempts, .

Time elapsed: 635 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 640/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 329810404 t fired, 330 attempts, .

Time elapsed: 640 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 645/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 332415988 t fired, 333 attempts, .

Time elapsed: 645 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 650/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 335027275 t fired, 336 attempts, .

Time elapsed: 650 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 655/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 337643882 t fired, 338 attempts, .

Time elapsed: 655 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 660/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 340261395 t fired, 341 attempts, .

Time elapsed: 660 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 665/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 342876844 t fired, 343 attempts, .

Time elapsed: 665 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 670/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 345490883 t fired, 346 attempts, .

Time elapsed: 670 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 675/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 348104283 t fired, 349 attempts, .

Time elapsed: 675 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 681/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 350724017 t fired, 351 attempts, .

Time elapsed: 681 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 686/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 353331089 t fired, 354 attempts, .

Time elapsed: 686 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 691/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 355947917 t fired, 356 attempts, .

Time elapsed: 691 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 696/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 358565598 t fired, 359 attempts, .

Time elapsed: 696 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 701/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 361176753 t fired, 362 attempts, .

Time elapsed: 701 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 706/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 363793173 t fired, 364 attempts, .

Time elapsed: 706 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 711/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 366412314 t fired, 367 attempts, .

Time elapsed: 711 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 716/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 369034957 t fired, 370 attempts, .

Time elapsed: 716 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 721/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 371653597 t fired, 372 attempts, .

Time elapsed: 721 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 726/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 374265654 t fired, 375 attempts, .

Time elapsed: 726 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 731/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 376876845 t fired, 377 attempts, .

Time elapsed: 731 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 736/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 379497500 t fired, 380 attempts, .

Time elapsed: 736 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 741/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 382110288 t fired, 383 attempts, .

Time elapsed: 741 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 746/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 384725978 t fired, 385 attempts, .

Time elapsed: 746 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 751/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 387344612 t fired, 388 attempts, .

Time elapsed: 751 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 756/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 389963534 t fired, 390 attempts, .

Time elapsed: 756 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 761/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 392582542 t fired, 393 attempts, .

Time elapsed: 761 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 766/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 395199462 t fired, 396 attempts, .

Time elapsed: 766 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 771/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 397815827 t fired, 398 attempts, .

Time elapsed: 771 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 776/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 400430819 t fired, 401 attempts, .

Time elapsed: 776 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 781/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 403046880 t fired, 404 attempts, .

Time elapsed: 781 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 786/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 405661424 t fired, 406 attempts, .

Time elapsed: 786 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 791/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 408279378 t fired, 409 attempts, .

Time elapsed: 791 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 796/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 410899512 t fired, 411 attempts, .

Time elapsed: 796 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 801/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 413516142 t fired, 414 attempts, .

Time elapsed: 801 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 806/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 416131764 t fired, 417 attempts, .

Time elapsed: 806 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 811/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 418746841 t fired, 419 attempts, .

Time elapsed: 811 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 816/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 421366447 t fired, 422 attempts, .

Time elapsed: 816 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 821/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 423990768 t fired, 424 attempts, .

Time elapsed: 821 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 826/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 426601255 t fired, 427 attempts, .

Time elapsed: 826 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 831/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 429217249 t fired, 430 attempts, .

Time elapsed: 831 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 836/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 431831836 t fired, 432 attempts, .

Time elapsed: 836 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 841/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 434443100 t fired, 435 attempts, .

Time elapsed: 841 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 846/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 437069115 t fired, 438 attempts, .

Time elapsed: 846 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 851/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 439690866 t fired, 440 attempts, .

Time elapsed: 851 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 856/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 442298711 t fired, 443 attempts, .

Time elapsed: 856 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 861/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 444915459 t fired, 445 attempts, .

Time elapsed: 861 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 866/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 447522835 t fired, 448 attempts, .

Time elapsed: 866 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 871/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 450141425 t fired, 451 attempts, .

Time elapsed: 871 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 876/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 452760016 t fired, 453 attempts, .

Time elapsed: 876 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 881/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 455375500 t fired, 456 attempts, .

Time elapsed: 881 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 886/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 457988851 t fired, 458 attempts, .

Time elapsed: 886 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 891/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 460604682 t fired, 461 attempts, .

Time elapsed: 891 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 896/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 463216267 t fired, 464 attempts, .

Time elapsed: 896 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 901/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 465824099 t fired, 466 attempts, .

Time elapsed: 901 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 906/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 468437262 t fired, 469 attempts, .

Time elapsed: 906 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 911/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 471054407 t fired, 472 attempts, .

Time elapsed: 911 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 916/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 473668610 t fired, 474 attempts, .

Time elapsed: 916 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 921/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 476287359 t fired, 477 attempts, .

Time elapsed: 921 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 926/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 478899142 t fired, 479 attempts, .

Time elapsed: 926 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 931/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 481518118 t fired, 482 attempts, .

Time elapsed: 931 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 936/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 484134040 t fired, 485 attempts, .

Time elapsed: 936 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 941/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 486750830 t fired, 487 attempts, .

Time elapsed: 941 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 946/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 489368072 t fired, 490 attempts, .

Time elapsed: 946 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 951/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 491982586 t fired, 492 attempts, .

Time elapsed: 951 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 956/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 494603570 t fired, 495 attempts, .

Time elapsed: 956 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 961/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 497219211 t fired, 498 attempts, .

Time elapsed: 961 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 966/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 499830333 t fired, 500 attempts, .

Time elapsed: 966 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 971/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 502447346 t fired, 503 attempts, .

Time elapsed: 971 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 976/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 505056757 t fired, 506 attempts, .

Time elapsed: 976 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 981/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 507672652 t fired, 508 attempts, .

Time elapsed: 981 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 986/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 510290287 t fired, 511 attempts, .

Time elapsed: 986 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 991/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 512906247 t fired, 513 attempts, .

Time elapsed: 991 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 996/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 515528523 t fired, 516 attempts, .

Time elapsed: 996 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1001/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 518148508 t fired, 519 attempts, .

Time elapsed: 1001 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1006/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 520760113 t fired, 521 attempts, .

Time elapsed: 1006 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1011/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 523372092 t fired, 524 attempts, .

Time elapsed: 1011 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1016/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 525988075 t fired, 526 attempts, .

Time elapsed: 1016 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1021/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 528608337 t fired, 529 attempts, .

Time elapsed: 1021 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1026/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 531221549 t fired, 532 attempts, .

Time elapsed: 1026 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1031/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 533836949 t fired, 534 attempts, .

Time elapsed: 1031 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1036/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 536449059 t fired, 537 attempts, .

Time elapsed: 1036 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1041/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 539063467 t fired, 540 attempts, .

Time elapsed: 1041 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1046/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 541673590 t fired, 542 attempts, .

Time elapsed: 1046 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1051/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 544291157 t fired, 545 attempts, .

Time elapsed: 1051 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1056/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 546902981 t fired, 547 attempts, .

Time elapsed: 1056 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1061/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 549519420 t fired, 550 attempts, .

Time elapsed: 1061 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1066/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 552136689 t fired, 553 attempts, .

Time elapsed: 1066 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1071/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 554754814 t fired, 555 attempts, .

Time elapsed: 1071 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1076/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 557365167 t fired, 558 attempts, .

Time elapsed: 1076 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1081/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 559982799 t fired, 560 attempts, .

Time elapsed: 1081 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1086/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 562600078 t fired, 563 attempts, .

Time elapsed: 1086 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1091/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 565213289 t fired, 566 attempts, .

Time elapsed: 1091 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1096/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 567830284 t fired, 568 attempts, .

Time elapsed: 1096 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1101/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 570448659 t fired, 571 attempts, .

Time elapsed: 1101 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1106/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 573068274 t fired, 574 attempts, .

Time elapsed: 1106 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1111/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 575687783 t fired, 576 attempts, .

Time elapsed: 1111 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1116/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 578305081 t fired, 579 attempts, .

Time elapsed: 1116 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1121/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 580922784 t fired, 581 attempts, .

Time elapsed: 1121 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1126/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 583535595 t fired, 584 attempts, .

Time elapsed: 1126 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1131/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 586152495 t fired, 587 attempts, .

Time elapsed: 1131 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1136/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 588768565 t fired, 589 attempts, .

Time elapsed: 1136 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1141/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 591387425 t fired, 592 attempts, .

Time elapsed: 1141 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1146/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 594001520 t fired, 595 attempts, .

Time elapsed: 1146 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1151/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 596620000 t fired, 597 attempts, .

Time elapsed: 1151 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1156/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 599238615 t fired, 600 attempts, .

Time elapsed: 1156 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1161/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 601854090 t fired, 602 attempts, .

Time elapsed: 1161 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1166/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 604475660 t fired, 605 attempts, .

Time elapsed: 1166 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1171/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 607089911 t fired, 608 attempts, .

Time elapsed: 1171 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1176/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 609700432 t fired, 610 attempts, .

Time elapsed: 1176 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1181/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 612309214 t fired, 613 attempts, .

Time elapsed: 1181 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1186/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 614896834 t fired, 615 attempts, .

Time elapsed: 1186 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1191/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 617479071 t fired, 618 attempts, .

Time elapsed: 1191 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1196/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 620096557 t fired, 621 attempts, .

Time elapsed: 1196 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1201/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 622707672 t fired, 623 attempts, .

Time elapsed: 1201 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1206/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 625326615 t fired, 626 attempts, .

Time elapsed: 1206 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1211/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 627927299 t fired, 628 attempts, .

Time elapsed: 1211 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1216/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 630542679 t fired, 631 attempts, .

Time elapsed: 1216 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1221/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 633160975 t fired, 634 attempts, .

Time elapsed: 1221 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1226/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 635765760 t fired, 636 attempts, .

Time elapsed: 1226 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1231/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 638287884 t fired, 639 attempts, .

Time elapsed: 1231 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1236/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 640815738 t fired, 641 attempts, .

Time elapsed: 1236 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1241/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 643415841 t fired, 644 attempts, .

Time elapsed: 1241 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1246/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 646033814 t fired, 647 attempts, .

Time elapsed: 1246 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1251/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 648644268 t fired, 649 attempts, .

Time elapsed: 1251 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1256/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 651245164 t fired, 652 attempts, .

Time elapsed: 1256 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1261/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 653844791 t fired, 654 attempts, .

Time elapsed: 1261 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1266/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 656458915 t fired, 657 attempts, .

Time elapsed: 1266 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1271/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 659085182 t fired, 660 attempts, .

Time elapsed: 1271 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1276/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 661704782 t fired, 662 attempts, .

Time elapsed: 1276 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1281/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 664324466 t fired, 665 attempts, .

Time elapsed: 1281 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1286/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 666950113 t fired, 667 attempts, .

Time elapsed: 1286 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1291/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 669568793 t fired, 670 attempts, .

Time elapsed: 1291 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1296/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 672187494 t fired, 673 attempts, .

Time elapsed: 1296 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1301/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 674804932 t fired, 675 attempts, .

Time elapsed: 1301 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1306/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 677426102 t fired, 678 attempts, .

Time elapsed: 1306 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1311/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 680049325 t fired, 681 attempts, .

Time elapsed: 1311 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1316/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 682674375 t fired, 683 attempts, .

Time elapsed: 1316 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1321/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 685285895 t fired, 686 attempts, .

Time elapsed: 1321 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1326/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 687898279 t fired, 688 attempts, .

Time elapsed: 1326 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1331/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 690518038 t fired, 691 attempts, .

Time elapsed: 1331 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1336/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 693133335 t fired, 694 attempts, .

Time elapsed: 1336 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1341/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 695735499 t fired, 696 attempts, .

Time elapsed: 1341 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1346/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 698333458 t fired, 699 attempts, .

Time elapsed: 1346 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1351/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 700948661 t fired, 701 attempts, .

Time elapsed: 1351 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1356/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 703568487 t fired, 704 attempts, .

Time elapsed: 1356 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1361/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 706169676 t fired, 707 attempts, .

Time elapsed: 1361 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1366/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 708787011 t fired, 709 attempts, .

Time elapsed: 1366 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1371/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 711379527 t fired, 712 attempts, .

Time elapsed: 1371 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1376/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 713991345 t fired, 714 attempts, .

Time elapsed: 1376 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1381/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 716586327 t fired, 717 attempts, .

Time elapsed: 1381 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1386/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 719182929 t fired, 720 attempts, .

Time elapsed: 1386 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1391/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 721799496 t fired, 722 attempts, .

Time elapsed: 1391 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1396/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 724360840 t fired, 725 attempts, .

Time elapsed: 1396 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1401/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 726965739 t fired, 727 attempts, .

Time elapsed: 1401 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1406/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 729551444 t fired, 730 attempts, .

Time elapsed: 1406 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1411/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 732131439 t fired, 733 attempts, .

Time elapsed: 1411 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1416/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 734732601 t fired, 735 attempts, .

Time elapsed: 1416 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1421/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 737347170 t fired, 738 attempts, .

Time elapsed: 1421 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1426/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 739970368 t fired, 740 attempts, .

Time elapsed: 1426 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1431/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 742586221 t fired, 743 attempts, .

Time elapsed: 1431 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1436/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 745202448 t fired, 746 attempts, .

Time elapsed: 1436 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1441/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 747816216 t fired, 748 attempts, .

Time elapsed: 1441 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1446/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 750427868 t fired, 751 attempts, .

Time elapsed: 1446 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1451/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 753041864 t fired, 754 attempts, .

Time elapsed: 1451 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1456/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 755662917 t fired, 756 attempts, .

Time elapsed: 1456 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1461/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 758282228 t fired, 759 attempts, .

Time elapsed: 1461 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1466/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 760900088 t fired, 761 attempts, .

Time elapsed: 1466 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1471/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 763521475 t fired, 764 attempts, .

Time elapsed: 1471 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1476/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 766140726 t fired, 767 attempts, .

Time elapsed: 1476 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1481/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 768764323 t fired, 769 attempts, .

Time elapsed: 1481 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1486/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 771383701 t fired, 772 attempts, .

Time elapsed: 1486 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1491/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 774004818 t fired, 775 attempts, .

Time elapsed: 1491 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1496/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 776620058 t fired, 777 attempts, .

Time elapsed: 1496 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1501/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 779239171 t fired, 780 attempts, .

Time elapsed: 1501 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1506/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 781854868 t fired, 782 attempts, .

Time elapsed: 1506 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1511/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 784471320 t fired, 785 attempts, .

Time elapsed: 1511 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1516/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 787086350 t fired, 788 attempts, .

Time elapsed: 1516 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1521/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 789709325 t fired, 790 attempts, .

Time elapsed: 1521 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1526/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 792319296 t fired, 793 attempts, .

Time elapsed: 1526 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1531/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 794939400 t fired, 795 attempts, .

Time elapsed: 1531 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1536/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 797557510 t fired, 798 attempts, .

Time elapsed: 1536 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1541/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 800174853 t fired, 801 attempts, .

Time elapsed: 1541 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1546/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 802791259 t fired, 803 attempts, .

Time elapsed: 1546 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1551/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 805414002 t fired, 806 attempts, .

Time elapsed: 1551 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1556/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 808032754 t fired, 809 attempts, .

Time elapsed: 1556 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1561/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 810644818 t fired, 811 attempts, .

Time elapsed: 1561 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1566/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 813257096 t fired, 814 attempts, .

Time elapsed: 1566 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1571/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 815880095 t fired, 816 attempts, .

Time elapsed: 1571 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1576/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 818499090 t fired, 819 attempts, .

Time elapsed: 1576 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1581/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 821116425 t fired, 822 attempts, .

Time elapsed: 1581 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1586/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 823740318 t fired, 824 attempts, .

Time elapsed: 1586 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1591/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 826354996 t fired, 827 attempts, .

Time elapsed: 1591 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1596/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 828972733 t fired, 829 attempts, .

Time elapsed: 1596 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1601/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 831584036 t fired, 832 attempts, .

Time elapsed: 1601 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1606/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 834200746 t fired, 835 attempts, .

Time elapsed: 1606 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1611/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 836826583 t fired, 837 attempts, .

Time elapsed: 1611 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1616/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 839443984 t fired, 840 attempts, .

Time elapsed: 1616 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1621/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 842142284 t fired, 843 attempts, .

Time elapsed: 1621 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1626/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 844783725 t fired, 845 attempts, .

Time elapsed: 1626 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1631/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 847388402 t fired, 848 attempts, .

Time elapsed: 1631 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1636/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 850090821 t fired, 851 attempts, .

Time elapsed: 1636 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1641/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 852739914 t fired, 853 attempts, .

Time elapsed: 1641 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1646/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 855384054 t fired, 856 attempts, .

Time elapsed: 1646 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1651/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 857988081 t fired, 858 attempts, .

Time elapsed: 1651 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1656/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 860692339 t fired, 861 attempts, .

Time elapsed: 1656 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1661/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 863398066 t fired, 864 attempts, .

Time elapsed: 1661 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1666/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 866109439 t fired, 867 attempts, .

Time elapsed: 1666 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1671/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 868813153 t fired, 869 attempts, .

Time elapsed: 1671 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1676/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 871509221 t fired, 872 attempts, .

Time elapsed: 1676 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1681/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 874214690 t fired, 875 attempts, .

Time elapsed: 1681 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1686/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 876924961 t fired, 877 attempts, .

Time elapsed: 1686 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1691/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 879558989 t fired, 880 attempts, .

Time elapsed: 1691 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1696/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 882166433 t fired, 883 attempts, .

Time elapsed: 1696 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1701/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 884799132 t fired, 885 attempts, .

Time elapsed: 1701 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1706/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 887423339 t fired, 888 attempts, .

Time elapsed: 1706 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1711/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 890086264 t fired, 891 attempts, .

Time elapsed: 1711 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1716/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 892654867 t fired, 893 attempts, .

Time elapsed: 1716 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1721/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 895221973 t fired, 896 attempts, .

Time elapsed: 1721 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1726/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 897790978 t fired, 898 attempts, .

Time elapsed: 1726 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1731/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 900359881 t fired, 901 attempts, .

Time elapsed: 1731 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1736/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 902933074 t fired, 903 attempts, .

Time elapsed: 1736 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1741/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 905497470 t fired, 906 attempts, .

Time elapsed: 1741 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1746/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 908073441 t fired, 909 attempts, .

Time elapsed: 1746 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1751/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 910651927 t fired, 911 attempts, .

Time elapsed: 1751 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1756/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 913225263 t fired, 914 attempts, .

Time elapsed: 1756 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1761/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 915794240 t fired, 916 attempts, .

Time elapsed: 1761 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1766/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 918363330 t fired, 919 attempts, .

Time elapsed: 1766 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1771/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 920929464 t fired, 921 attempts, .

Time elapsed: 1771 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1776/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 923488418 t fired, 924 attempts, .

Time elapsed: 1776 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1781/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 926044546 t fired, 927 attempts, .

Time elapsed: 1781 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1786/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 928611081 t fired, 929 attempts, .

Time elapsed: 1786 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1791/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 931175840 t fired, 932 attempts, .

Time elapsed: 1791 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1796/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 933738211 t fired, 934 attempts, .

Time elapsed: 1796 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1801/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 936304442 t fired, 937 attempts, .

Time elapsed: 1801 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1806/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 938863189 t fired, 939 attempts, .

Time elapsed: 1806 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1811/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 941424925 t fired, 942 attempts, .

Time elapsed: 1811 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1816/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 944010836 t fired, 945 attempts, .

Time elapsed: 1816 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1821/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 946624590 t fired, 947 attempts, .

Time elapsed: 1821 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1826/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 949236205 t fired, 950 attempts, .

Time elapsed: 1826 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1831/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 951847621 t fired, 952 attempts, .

Time elapsed: 1831 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1836/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 954465880 t fired, 955 attempts, .

Time elapsed: 1836 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1841/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 957075605 t fired, 958 attempts, .

Time elapsed: 1841 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1846/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 959686801 t fired, 960 attempts, .

Time elapsed: 1846 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1851/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 962295434 t fired, 963 attempts, .

Time elapsed: 1851 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1856/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 964907865 t fired, 965 attempts, .

Time elapsed: 1856 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1861/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 967509655 t fired, 968 attempts, .

Time elapsed: 1861 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1866/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 970119261 t fired, 971 attempts, .

Time elapsed: 1866 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1871/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 972731926 t fired, 973 attempts, .

Time elapsed: 1871 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1876/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 975345519 t fired, 976 attempts, .

Time elapsed: 1876 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1881/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 977961472 t fired, 978 attempts, .

Time elapsed: 1881 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1886/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 980568802 t fired, 981 attempts, .

Time elapsed: 1886 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1891/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 983179836 t fired, 984 attempts, .

Time elapsed: 1891 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1896/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 985787328 t fired, 986 attempts, .

Time elapsed: 1896 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1901/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 988398326 t fired, 989 attempts, .

Time elapsed: 1901 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1906/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 991010593 t fired, 992 attempts, .

Time elapsed: 1906 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1911/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 993625689 t fired, 994 attempts, .

Time elapsed: 1911 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1916/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 996239412 t fired, 997 attempts, .

Time elapsed: 1916 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1921/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 998852703 t fired, 999 attempts, .

Time elapsed: 1921 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1926/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1001462771 t fired, 1002 attempts, .

Time elapsed: 1926 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1931/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1004069240 t fired, 1005 attempts, .

Time elapsed: 1931 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1936/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1006678718 t fired, 1007 attempts, .

Time elapsed: 1936 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1941/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1009291265 t fired, 1010 attempts, .

Time elapsed: 1941 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1946/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1011897152 t fired, 1012 attempts, .

Time elapsed: 1946 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1951/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1014503519 t fired, 1015 attempts, .

Time elapsed: 1951 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1956/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1017123431 t fired, 1018 attempts, .

Time elapsed: 1956 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1961/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1019731488 t fired, 1020 attempts, .

Time elapsed: 1961 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1966/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1022342209 t fired, 1023 attempts, .

Time elapsed: 1966 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1971/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1024947335 t fired, 1025 attempts, .

Time elapsed: 1971 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1976/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1027557262 t fired, 1028 attempts, .

Time elapsed: 1976 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1981/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1030161427 t fired, 1031 attempts, .

Time elapsed: 1981 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1986/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1032768895 t fired, 1033 attempts, .

Time elapsed: 1986 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1991/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1035372897 t fired, 1036 attempts, .

Time elapsed: 1991 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 1996/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1037977133 t fired, 1038 attempts, .

Time elapsed: 1996 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2001/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1040591905 t fired, 1041 attempts, .

Time elapsed: 2001 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2006/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1043206390 t fired, 1044 attempts, .

Time elapsed: 2006 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2011/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1045843813 t fired, 1046 attempts, .

Time elapsed: 2011 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2016/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1048449161 t fired, 1049 attempts, .

Time elapsed: 2016 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2021/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1051028682 t fired, 1052 attempts, .

Time elapsed: 2021 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2026/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1053580924 t fired, 1054 attempts, .

Time elapsed: 2026 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2031/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1056191523 t fired, 1057 attempts, .

Time elapsed: 2031 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2036/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1058826920 t fired, 1059 attempts, .

Time elapsed: 2036 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2041/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1061374367 t fired, 1062 attempts, .

Time elapsed: 2041 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2046/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1063930411 t fired, 1064 attempts, .

Time elapsed: 2046 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2051/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1066506850 t fired, 1067 attempts, .

Time elapsed: 2051 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2056/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1069060526 t fired, 1070 attempts, .

Time elapsed: 2056 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2061/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1071602718 t fired, 1072 attempts, .

Time elapsed: 2061 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2066/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1074155764 t fired, 1075 attempts, .

Time elapsed: 2066 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2071/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1076699991 t fired, 1077 attempts, .

Time elapsed: 2071 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2076/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1079245778 t fired, 1080 attempts, .

Time elapsed: 2076 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2081/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1081790563 t fired, 1082 attempts, .

Time elapsed: 2081 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2086/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1084360543 t fired, 1085 attempts, .

Time elapsed: 2086 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2091/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1086881917 t fired, 1087 attempts, .

Time elapsed: 2091 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2096/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1089408058 t fired, 1090 attempts, .

Time elapsed: 2096 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2101/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1091949373 t fired, 1092 attempts, .

Time elapsed: 2101 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2106/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1094495281 t fired, 1095 attempts, .

Time elapsed: 2106 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2111/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1097033716 t fired, 1098 attempts, .

Time elapsed: 2111 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2116/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1099568286 t fired, 1100 attempts, .

Time elapsed: 2116 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2121/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1102152825 t fired, 1103 attempts, .

Time elapsed: 2121 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2126/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1104731968 t fired, 1105 attempts, .

Time elapsed: 2126 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2131/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1107289703 t fired, 1108 attempts, .

Time elapsed: 2131 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2136/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1109886019 t fired, 1110 attempts, .

Time elapsed: 2136 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2141/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1112457561 t fired, 1113 attempts, .

Time elapsed: 2141 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2146/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1115039775 t fired, 1116 attempts, .

Time elapsed: 2146 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2151/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1117635191 t fired, 1118 attempts, .

Time elapsed: 2151 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2156/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1120257001 t fired, 1121 attempts, .

Time elapsed: 2156 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2161/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1122874941 t fired, 1123 attempts, .

Time elapsed: 2161 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2166/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1125452089 t fired, 1126 attempts, .

Time elapsed: 2166 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2171/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1128022045 t fired, 1129 attempts, .

Time elapsed: 2171 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2176/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1130595050 t fired, 1131 attempts, .

Time elapsed: 2176 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2181/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1133168641 t fired, 1134 attempts, .

Time elapsed: 2181 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2186/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1135739799 t fired, 1136 attempts, .

Time elapsed: 2186 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2191/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1138311084 t fired, 1139 attempts, .

Time elapsed: 2191 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2196/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1140887735 t fired, 1141 attempts, .

Time elapsed: 2196 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2201/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1143472537 t fired, 1144 attempts, .

Time elapsed: 2201 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2206/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1146110233 t fired, 1147 attempts, .

Time elapsed: 2206 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2211/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1148748043 t fired, 1149 attempts, .

Time elapsed: 2211 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2216/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1151388773 t fired, 1152 attempts, .

Time elapsed: 2216 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2221/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1154028090 t fired, 1155 attempts, .

Time elapsed: 2221 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2226/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1156665396 t fired, 1157 attempts, .

Time elapsed: 2226 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2231/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1159302680 t fired, 1160 attempts, .

Time elapsed: 2231 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2236/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1161937992 t fired, 1162 attempts, .

Time elapsed: 2236 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2241/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1164573337 t fired, 1165 attempts, .

Time elapsed: 2241 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2246/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1167210582 t fired, 1168 attempts, .

Time elapsed: 2246 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2251/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1169841286 t fired, 1170 attempts, .

Time elapsed: 2251 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2256/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1172485618 t fired, 1173 attempts, .

Time elapsed: 2256 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2261/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1175125667 t fired, 1176 attempts, .

Time elapsed: 2261 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2266/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1177763855 t fired, 1178 attempts, .

Time elapsed: 2266 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2271/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1180403325 t fired, 1181 attempts, .

Time elapsed: 2271 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2276/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1183041147 t fired, 1184 attempts, .

Time elapsed: 2276 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2281/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1185678729 t fired, 1186 attempts, .

Time elapsed: 2281 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2286/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1188313272 t fired, 1189 attempts, .

Time elapsed: 2286 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2291/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1190950803 t fired, 1191 attempts, .

Time elapsed: 2291 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2296/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1193583162 t fired, 1194 attempts, .

Time elapsed: 2296 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2301/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1196217771 t fired, 1197 attempts, .

Time elapsed: 2301 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2306/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1198849945 t fired, 1199 attempts, .

Time elapsed: 2306 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2311/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1201490058 t fired, 1202 attempts, .

Time elapsed: 2311 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2316/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1204132764 t fired, 1205 attempts, .

Time elapsed: 2316 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2321/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1206773818 t fired, 1207 attempts, .

Time elapsed: 2321 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2326/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1209415017 t fired, 1210 attempts, .

Time elapsed: 2326 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2331/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1212050605 t fired, 1213 attempts, .

Time elapsed: 2331 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2336/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1214692922 t fired, 1215 attempts, .

Time elapsed: 2336 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2341/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1217331456 t fired, 1218 attempts, .

Time elapsed: 2341 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2346/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1219976736 t fired, 1220 attempts, .

Time elapsed: 2346 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2351/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1222618521 t fired, 1223 attempts, .

Time elapsed: 2351 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2356/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1225256112 t fired, 1226 attempts, .

Time elapsed: 2356 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2361/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1227889578 t fired, 1228 attempts, .

Time elapsed: 2361 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2366/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1230519090 t fired, 1231 attempts, .

Time elapsed: 2366 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2371/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1233156011 t fired, 1234 attempts, .

Time elapsed: 2371 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2376/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1235794006 t fired, 1236 attempts, .

Time elapsed: 2376 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2381/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1238431991 t fired, 1239 attempts, .

Time elapsed: 2381 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2386/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1241067571 t fired, 1242 attempts, .

Time elapsed: 2386 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2391/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1243704328 t fired, 1244 attempts, .

Time elapsed: 2391 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2396/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1246337948 t fired, 1247 attempts, .

Time elapsed: 2396 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2401/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1248979755 t fired, 1249 attempts, .

Time elapsed: 2401 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2406/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1251617456 t fired, 1252 attempts, .

Time elapsed: 2406 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2411/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1254255142 t fired, 1255 attempts, .

Time elapsed: 2411 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2416/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1256894767 t fired, 1257 attempts, .

Time elapsed: 2416 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2421/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1259532726 t fired, 1260 attempts, .

Time elapsed: 2421 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2426/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1262169923 t fired, 1263 attempts, .

Time elapsed: 2426 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2431/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1264813065 t fired, 1265 attempts, .

Time elapsed: 2431 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2436/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1267463166 t fired, 1268 attempts, .

Time elapsed: 2436 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2441/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1270104583 t fired, 1271 attempts, .

Time elapsed: 2441 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2446/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1272747264 t fired, 1273 attempts, .

Time elapsed: 2446 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2451/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1275393914 t fired, 1276 attempts, .

Time elapsed: 2451 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2456/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1278039734 t fired, 1279 attempts, .

Time elapsed: 2456 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2461/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1280679471 t fired, 1281 attempts, .

Time elapsed: 2461 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2466/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1283319179 t fired, 1284 attempts, .

Time elapsed: 2466 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2471/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1285958183 t fired, 1286 attempts, .

Time elapsed: 2471 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2476/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1288600439 t fired, 1289 attempts, .

Time elapsed: 2476 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2481/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1291242148 t fired, 1292 attempts, .

Time elapsed: 2481 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2486/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1293881606 t fired, 1294 attempts, .

Time elapsed: 2486 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2491/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1296516658 t fired, 1297 attempts, .

Time elapsed: 2491 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2496/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1299158020 t fired, 1300 attempts, .

Time elapsed: 2496 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2501/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1301796727 t fired, 1302 attempts, .

Time elapsed: 2501 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2506/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1304441854 t fired, 1305 attempts, .

Time elapsed: 2506 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2511/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1307089808 t fired, 1308 attempts, .

Time elapsed: 2511 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2516/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1309733590 t fired, 1310 attempts, .

Time elapsed: 2516 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2521/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1312373400 t fired, 1313 attempts, .

Time elapsed: 2521 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2526/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1315015463 t fired, 1316 attempts, .

Time elapsed: 2526 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2531/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1317658066 t fired, 1318 attempts, .

Time elapsed: 2531 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2536/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1320296795 t fired, 1321 attempts, .

Time elapsed: 2536 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2541/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1322930955 t fired, 1323 attempts, .

Time elapsed: 2541 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2546/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1325573315 t fired, 1326 attempts, .

Time elapsed: 2546 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2551/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1328213933 t fired, 1329 attempts, .

Time elapsed: 2551 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2556/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1330859618 t fired, 1331 attempts, .

Time elapsed: 2556 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2561/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1333506855 t fired, 1334 attempts, .

Time elapsed: 2561 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2566/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1336151022 t fired, 1337 attempts, .

Time elapsed: 2566 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2571/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1338790349 t fired, 1339 attempts, .

Time elapsed: 2571 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2576/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1341438231 t fired, 1342 attempts, .

Time elapsed: 2576 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2581/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1344077637 t fired, 1345 attempts, .

Time elapsed: 2581 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2586/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1346720070 t fired, 1347 attempts, .

Time elapsed: 2586 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2591/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1349357237 t fired, 1350 attempts, .

Time elapsed: 2591 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2596/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1351993428 t fired, 1352 attempts, .

Time elapsed: 2596 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2601/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1354639145 t fired, 1355 attempts, .

Time elapsed: 2601 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2606/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1357280629 t fired, 1358 attempts, .

Time elapsed: 2606 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2611/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1359920173 t fired, 1360 attempts, .

Time elapsed: 2611 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2616/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1362556678 t fired, 1363 attempts, .

Time elapsed: 2616 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2621/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1365198597 t fired, 1366 attempts, .

Time elapsed: 2621 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2626/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1367839786 t fired, 1368 attempts, .

Time elapsed: 2626 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2631/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1370486996 t fired, 1371 attempts, .

Time elapsed: 2631 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2636/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1373135411 t fired, 1374 attempts, .

Time elapsed: 2636 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2641/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1375770205 t fired, 1376 attempts, .

Time elapsed: 2641 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2646/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1378407891 t fired, 1379 attempts, .

Time elapsed: 2646 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2651/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1381047149 t fired, 1382 attempts, .

Time elapsed: 2651 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2656/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1383685306 t fired, 1384 attempts, .

Time elapsed: 2656 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2661/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1386318817 t fired, 1387 attempts, .

Time elapsed: 2661 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2666/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1388963872 t fired, 1389 attempts, .

Time elapsed: 2666 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2671/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1391599756 t fired, 1392 attempts, .

Time elapsed: 2671 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2676/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1394235129 t fired, 1395 attempts, .

Time elapsed: 2676 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2681/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1396874485 t fired, 1397 attempts, .

Time elapsed: 2681 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2686/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1399512173 t fired, 1400 attempts, .

Time elapsed: 2686 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2691/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1402148558 t fired, 1403 attempts, .

Time elapsed: 2691 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2696/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1404784759 t fired, 1405 attempts, .

Time elapsed: 2696 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2701/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1407422846 t fired, 1408 attempts, .

Time elapsed: 2701 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2706/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1410056192 t fired, 1411 attempts, .

Time elapsed: 2706 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2711/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1412694419 t fired, 1413 attempts, .

Time elapsed: 2711 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2716/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1415332777 t fired, 1416 attempts, .

Time elapsed: 2716 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2721/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1417967105 t fired, 1418 attempts, .

Time elapsed: 2721 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2726/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1420604165 t fired, 1421 attempts, .

Time elapsed: 2726 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2731/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1423236680 t fired, 1424 attempts, .

Time elapsed: 2731 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2736/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1425872168 t fired, 1426 attempts, .

Time elapsed: 2736 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2741/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1428511575 t fired, 1429 attempts, .

Time elapsed: 2741 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2746/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1431144965 t fired, 1432 attempts, .

Time elapsed: 2746 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2751/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1433775483 t fired, 1434 attempts, .

Time elapsed: 2751 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2756/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1436427253 t fired, 1437 attempts, .

Time elapsed: 2756 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2761/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1439079366 t fired, 1440 attempts, .

Time elapsed: 2761 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2766/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1441732507 t fired, 1442 attempts, .

Time elapsed: 2766 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2771/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1444378875 t fired, 1445 attempts, .

Time elapsed: 2771 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2776/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1447024238 t fired, 1448 attempts, .

Time elapsed: 2776 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2781/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1449679521 t fired, 1450 attempts, .

Time elapsed: 2781 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2786/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1452325263 t fired, 1453 attempts, .

Time elapsed: 2786 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2791/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1454977978 t fired, 1455 attempts, .

Time elapsed: 2791 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2796/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1457636287 t fired, 1458 attempts, .

Time elapsed: 2796 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2801/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1460296241 t fired, 1461 attempts, .

Time elapsed: 2801 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2806/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1462942679 t fired, 1463 attempts, .

Time elapsed: 2806 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2811/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1465601162 t fired, 1466 attempts, .

Time elapsed: 2811 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2816/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1468258474 t fired, 1469 attempts, .

Time elapsed: 2816 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2821/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1470908751 t fired, 1471 attempts, .

Time elapsed: 2821 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2826/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1473560923 t fired, 1474 attempts, .

Time elapsed: 2826 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2831/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1476214178 t fired, 1477 attempts, .

Time elapsed: 2831 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2836/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1478867400 t fired, 1479 attempts, .

Time elapsed: 2836 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2841/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1481523479 t fired, 1482 attempts, .

Time elapsed: 2841 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2846/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1484173451 t fired, 1485 attempts, .

Time elapsed: 2846 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2851/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1486827583 t fired, 1487 attempts, .

Time elapsed: 2851 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2856/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1489479894 t fired, 1490 attempts, .

Time elapsed: 2856 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2861/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1492134743 t fired, 1493 attempts, .

Time elapsed: 2861 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2866/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1494786781 t fired, 1495 attempts, .

Time elapsed: 2866 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2871/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1497442913 t fired, 1498 attempts, .

Time elapsed: 2871 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2876/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1500093935 t fired, 1501 attempts, .

Time elapsed: 2876 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2881/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1502751857 t fired, 1503 attempts, .

Time elapsed: 2881 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2886/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1505406333 t fired, 1506 attempts, .

Time elapsed: 2886 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2891/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1508055324 t fired, 1509 attempts, .

Time elapsed: 2891 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2896/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1510705818 t fired, 1511 attempts, .

Time elapsed: 2896 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2901/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1513365029 t fired, 1514 attempts, .

Time elapsed: 2901 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2906/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1516025143 t fired, 1517 attempts, .

Time elapsed: 2906 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2911/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1518684602 t fired, 1519 attempts, .

Time elapsed: 2911 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2916/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1521345060 t fired, 1522 attempts, .

Time elapsed: 2916 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2921/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1524007549 t fired, 1525 attempts, .

Time elapsed: 2921 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2926/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1526666965 t fired, 1527 attempts, .

Time elapsed: 2926 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2931/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1529325376 t fired, 1530 attempts, .

Time elapsed: 2931 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2936/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1531982055 t fired, 1532 attempts, .

Time elapsed: 2936 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2941/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1534636728 t fired, 1535 attempts, .

Time elapsed: 2941 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2946/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1537296076 t fired, 1538 attempts, .

Time elapsed: 2946 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2951/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1539950266 t fired, 1540 attempts, .

Time elapsed: 2951 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2956/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1542604191 t fired, 1543 attempts, .

Time elapsed: 2956 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2961/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1545256692 t fired, 1546 attempts, .

Time elapsed: 2961 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2966/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1547908791 t fired, 1548 attempts, .

Time elapsed: 2966 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2971/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1550574334 t fired, 1551 attempts, .

Time elapsed: 2971 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2976/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1553236120 t fired, 1554 attempts, .

Time elapsed: 2976 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2981/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1555896398 t fired, 1556 attempts, .

Time elapsed: 2981 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2986/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1558556690 t fired, 1559 attempts, .

Time elapsed: 2986 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2991/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1561216620 t fired, 1562 attempts, .

Time elapsed: 2991 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 2996/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1563878926 t fired, 1564 attempts, .

Time elapsed: 2996 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3001/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1566539710 t fired, 1567 attempts, .

Time elapsed: 3001 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3006/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1569195454 t fired, 1570 attempts, .

Time elapsed: 3006 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3011/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1571860118 t fired, 1572 attempts, .

Time elapsed: 3011 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3016/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1574519758 t fired, 1575 attempts, .

Time elapsed: 3016 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3021/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1577175160 t fired, 1578 attempts, .

Time elapsed: 3021 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3026/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1579831532 t fired, 1580 attempts, .

Time elapsed: 3026 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3031/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1582481183 t fired, 1583 attempts, .

Time elapsed: 3031 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3036/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1585141259 t fired, 1586 attempts, .

Time elapsed: 3036 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3041/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1587803581 t fired, 1588 attempts, .

Time elapsed: 3041 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3046/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1590463331 t fired, 1591 attempts, .

Time elapsed: 3046 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3051/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1593121864 t fired, 1594 attempts, .

Time elapsed: 3051 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3056/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1595781768 t fired, 1596 attempts, .

Time elapsed: 3056 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3061/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1598451629 t fired, 1599 attempts, .

Time elapsed: 3061 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3066/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1601113706 t fired, 1602 attempts, .

Time elapsed: 3066 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3071/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1603769627 t fired, 1604 attempts, .

Time elapsed: 3071 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3076/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1606426113 t fired, 1607 attempts, .

Time elapsed: 3076 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3081/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1609081428 t fired, 1610 attempts, .

Time elapsed: 3081 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3086/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1611738219 t fired, 1612 attempts, .

Time elapsed: 3086 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3091/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1614390523 t fired, 1615 attempts, .

Time elapsed: 3091 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3096/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1617047872 t fired, 1618 attempts, .

Time elapsed: 3096 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3101/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1619707395 t fired, 1620 attempts, .

Time elapsed: 3101 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3106/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1622370995 t fired, 1623 attempts, .

Time elapsed: 3106 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3111/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1625027331 t fired, 1626 attempts, .

Time elapsed: 3111 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3116/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1627678337 t fired, 1628 attempts, .

Time elapsed: 3116 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3121/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1630332645 t fired, 1631 attempts, .

Time elapsed: 3121 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3126/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1632987555 t fired, 1633 attempts, .

Time elapsed: 3126 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3131/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1635638926 t fired, 1636 attempts, .

Time elapsed: 3131 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3136/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1638282352 t fired, 1639 attempts, .

Time elapsed: 3136 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3141/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1640924958 t fired, 1641 attempts, .

Time elapsed: 3141 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3146/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1643579060 t fired, 1644 attempts, .

Time elapsed: 3146 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3151/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1646234943 t fired, 1647 attempts, .

Time elapsed: 3151 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3156/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1648889983 t fired, 1649 attempts, .

Time elapsed: 3156 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3161/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1651543042 t fired, 1652 attempts, .

Time elapsed: 3161 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3166/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1654186409 t fired, 1655 attempts, .

Time elapsed: 3166 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3171/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1656835928 t fired, 1657 attempts, .

Time elapsed: 3171 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3176/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1659496794 t fired, 1660 attempts, .

Time elapsed: 3176 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3181/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1662149313 t fired, 1663 attempts, .

Time elapsed: 3181 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3186/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1664803082 t fired, 1665 attempts, .

Time elapsed: 3186 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3191/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1667453532 t fired, 1668 attempts, .

Time elapsed: 3191 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3196/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1670109779 t fired, 1671 attempts, .

Time elapsed: 3196 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3201/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1672769412 t fired, 1673 attempts, .

Time elapsed: 3201 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3206/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1675427441 t fired, 1676 attempts, .

Time elapsed: 3206 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3211/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1678083829 t fired, 1679 attempts, .

Time elapsed: 3211 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3216/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1680732928 t fired, 1681 attempts, .

Time elapsed: 3216 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3221/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1683385037 t fired, 1684 attempts, .

Time elapsed: 3221 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3226/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1686033010 t fired, 1687 attempts, .

Time elapsed: 3226 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3231/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1688676874 t fired, 1689 attempts, .

Time elapsed: 3231 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3236/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1691332960 t fired, 1692 attempts, .

Time elapsed: 3236 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3241/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1693991289 t fired, 1694 attempts, .

Time elapsed: 3241 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3246/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1696646884 t fired, 1697 attempts, .

Time elapsed: 3246 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3251/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1699301511 t fired, 1700 attempts, .

Time elapsed: 3251 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3256/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1701961137 t fired, 1702 attempts, .

Time elapsed: 3256 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3261/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1704615171 t fired, 1705 attempts, .

Time elapsed: 3261 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3266/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1707271519 t fired, 1708 attempts, .

Time elapsed: 3266 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3271/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1709922960 t fired, 1710 attempts, .

Time elapsed: 3271 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3276/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1712579209 t fired, 1713 attempts, .

Time elapsed: 3276 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3281/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1715139030 t fired, 1716 attempts, .

Time elapsed: 3281 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3286/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1717708572 t fired, 1718 attempts, .

Time elapsed: 3286 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3291/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1720283219 t fired, 1721 attempts, .

Time elapsed: 3291 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3296/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1722878138 t fired, 1723 attempts, .

Time elapsed: 3296 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3301/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1725542987 t fired, 1726 attempts, .

Time elapsed: 3301 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3306/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1728096681 t fired, 1729 attempts, .

Time elapsed: 3306 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3311/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1730656186 t fired, 1731 attempts, .

Time elapsed: 3311 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3316/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1733228949 t fired, 1734 attempts, .

Time elapsed: 3316 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3321/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1735772414 t fired, 1736 attempts, .

Time elapsed: 3321 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3327/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1738344754 t fired, 1739 attempts, .

Time elapsed: 3327 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3332/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1740952086 t fired, 1741 attempts, .

Time elapsed: 3332 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3337/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1743608333 t fired, 1744 attempts, .

Time elapsed: 3337 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3342/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1746237148 t fired, 1747 attempts, .

Time elapsed: 3342 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3347/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1748881746 t fired, 1749 attempts, .

Time elapsed: 3347 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3352/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1751481229 t fired, 1752 attempts, .

Time elapsed: 3352 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3357/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1754068923 t fired, 1755 attempts, .

Time elapsed: 3357 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3362/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1756658529 t fired, 1757 attempts, .

Time elapsed: 3362 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3367/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1759292633 t fired, 1760 attempts, .

Time elapsed: 3367 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3372/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1761877075 t fired, 1762 attempts, .

Time elapsed: 3372 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3377/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1764444310 t fired, 1765 attempts, .

Time elapsed: 3377 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3382/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1767025070 t fired, 1768 attempts, .

Time elapsed: 3382 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3387/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1769654074 t fired, 1770 attempts, .

Time elapsed: 3387 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3392/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1772294521 t fired, 1773 attempts, .

Time elapsed: 3392 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3397/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1774975722 t fired, 1775 attempts, .

Time elapsed: 3397 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3402/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1777647520 t fired, 1778 attempts, .

Time elapsed: 3402 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3407/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1780361314 t fired, 1781 attempts, .

Time elapsed: 3407 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3412/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1783053195 t fired, 1784 attempts, .

Time elapsed: 3412 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3417/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1785735148 t fired, 1786 attempts, .

Time elapsed: 3417 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3422/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1788439121 t fired, 1789 attempts, .

Time elapsed: 3422 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3427/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1791165511 t fired, 1792 attempts, .

Time elapsed: 3427 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3432/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1793889622 t fired, 1794 attempts, .

Time elapsed: 3432 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3437/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1796611693 t fired, 1797 attempts, .

Time elapsed: 3437 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3442/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1799370178 t fired, 1800 attempts, .

Time elapsed: 3442 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3447/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1802037702 t fired, 1803 attempts, .

Time elapsed: 3447 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3452/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1804635065 t fired, 1805 attempts, .

Time elapsed: 3452 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3457/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1807209360 t fired, 1808 attempts, .

Time elapsed: 3457 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3462/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1809822589 t fired, 1810 attempts, .

Time elapsed: 3462 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3467/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1812408571 t fired, 1813 attempts, .

Time elapsed: 3467 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3472/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1815000245 t fired, 1816 attempts, .

Time elapsed: 3472 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3477/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1817584878 t fired, 1818 attempts, .

Time elapsed: 3477 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3482/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1820180443 t fired, 1821 attempts, .

Time elapsed: 3482 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3487/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1822776831 t fired, 1823 attempts, .

Time elapsed: 3487 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3492/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1825369339 t fired, 1826 attempts, .

Time elapsed: 3492 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3497/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1827970326 t fired, 1828 attempts, .

Time elapsed: 3497 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3502/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1830571285 t fired, 1831 attempts, .

Time elapsed: 3502 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3507/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1833166428 t fired, 1834 attempts, .

Time elapsed: 3507 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3512/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1835801061 t fired, 1836 attempts, .

Time elapsed: 3512 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3517/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1838451238 t fired, 1839 attempts, .

Time elapsed: 3517 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3522/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1841107845 t fired, 1842 attempts, .

Time elapsed: 3522 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3527/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1843764850 t fired, 1844 attempts, .

Time elapsed: 3527 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3532/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1846410318 t fired, 1847 attempts, .

Time elapsed: 3532 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3537/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1849073450 t fired, 1850 attempts, .

Time elapsed: 3537 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3542/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1851733011 t fired, 1852 attempts, .

Time elapsed: 3542 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3547/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1854394337 t fired, 1855 attempts, .

Time elapsed: 3547 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3552/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1857042695 t fired, 1858 attempts, .

Time elapsed: 3552 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3557/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1859697372 t fired, 1860 attempts, .

Time elapsed: 3557 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-04: CTL true CTL model checker
MAPKbis-PT-5310-CTLFireability-06: EGEF true CTL model checker
MAPKbis-PT-5310-CTLFireability-08: CTL false CTL model checker
MAPKbis-PT-5310-CTLFireability-14: EF true findpath
MAPKbis-PT-5310-CTLFireability-15: CTL true CTL model checker

PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPKbis-PT-5310-CTLFireability-00: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-10: CTL 0 0 0 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-11: EF DL 0 0 1 0 1 0 1 0
MAPKbis-PT-5310-CTLFireability-13: CTL 0 0 0 0 1 0 1 0

TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 EF DL FNDP 3562/3600 0/5 MAPKbis-PT-5310-CTLFireability-11 1862361348 t fired, 1863 attempts, .

Time elapsed: 3562 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 12
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPKbis-PT-5310-CTLFireability-01: INITIAL true preprocessing
MAPKbis-PT-5310-CTLFireability-03: CTL true CTL model checker

========== file over 1MB has been truncated ======
retrieve it from the run archives if needed

Sequence of Actions to be Executed by the VM

This is useful if one wants to reexecute the tool in the VM from the submitted image disk.

set -x
# this is for BenchKit: configuration of major elements for the test
export BK_INPUT="MAPKbis-PT-5310"
export BK_EXAMINATION="CTLFireability"
export BK_TOOL="lolaxred"
export BK_RESULT_DIR="/tmp/BK_RESULTS/OUTPUTS"
export BK_TIME_CONFINEMENT="3600"
export BK_MEMORY_CONFINEMENT="16384"
export BK_BIN_PATH="/home/mcc/BenchKit/bin/"

# this is specific to your benchmark or test

export BIN_DIR="$HOME/BenchKit/bin"

# remove the execution directoty if it exists (to avoid increse of .vmdk images)
if [ -d execution ] ; then
rm -rf execution
fi

# this is for BenchKit: explicit launching of the test
echo "====================================================================="
echo " Generated by BenchKit 2-5348"
echo " Executing tool lolaxred"
echo " Input is MAPKbis-PT-5310, examination is CTLFireability"
echo " Time confinement is $BK_TIME_CONFINEMENT seconds"
echo " Memory confinement is 16384 MBytes"
echo " Number of cores is 4"
echo " Run identifier is r231-tall-167856416300634"
echo "====================================================================="
echo
echo "--------------------"
echo "preparation of the directory to be used:"

tar xzf /home/mcc/BenchKit/INPUTS/MAPKbis-PT-5310.tgz
mv MAPKbis-PT-5310 execution
cd execution
if [ "CTLFireability" = "ReachabilityDeadlock" ] || [ "CTLFireability" = "UpperBounds" ] || [ "CTLFireability" = "QuasiLiveness" ] || [ "CTLFireability" = "StableMarking" ] || [ "CTLFireability" = "Liveness" ] || [ "CTLFireability" = "OneSafe" ] || [ "CTLFireability" = "StateSpace" ]; then
rm -f GenericPropertiesVerdict.xml
fi
pwd
ls -lh

echo
echo "--------------------"
echo "content from stdout:"
echo
echo "=== Data for post analysis generated by BenchKit (invocation template)"
echo
if [ "CTLFireability" = "UpperBounds" ] ; then
echo "The expected result is a vector of positive values"
echo NUM_VECTOR
elif [ "CTLFireability" != "StateSpace" ] ; then
echo "The expected result is a vector of booleans"
echo BOOL_VECTOR
else
echo "no data necessary for post analysis"
fi
echo
if [ -f "CTLFireability.txt" ] ; then
echo "here is the order used to build the result vector(from text file)"
for x in $(grep Property CTLFireability.txt | cut -d ' ' -f 2 | sort -u) ; do
echo "FORMULA_NAME $x"
done
elif [ -f "CTLFireability.xml" ] ; then # for cunf (txt files deleted;-)
echo echo "here is the order used to build the result vector(from xml file)"
for x in $(grep '' CTLFireability.xml | cut -d '>' -f 2 | cut -d '<' -f 1 | sort -u) ; do
echo "FORMULA_NAME $x"
done
elif [ "CTLFireability" = "ReachabilityDeadlock" ] || [ "CTLFireability" = "QuasiLiveness" ] || [ "CTLFireability" = "StableMarking" ] || [ "CTLFireability" = "Liveness" ] || [ "CTLFireability" = "OneSafe" ] ; then
echo "FORMULA_NAME CTLFireability"
fi
echo
echo "=== Now, execution of the tool begins"
echo
echo -n "BK_START "
date -u +%s%3N
echo
timeout -s 9 $BK_TIME_CONFINEMENT bash -c "/home/mcc/BenchKit/BenchKit_head.sh 2> STDERR ; echo ; echo -n \"BK_STOP \" ; date -u +%s%3N"
if [ $? -eq 137 ] ; then
echo
echo "BK_TIME_CONFINEMENT_REACHED"
fi
echo
echo "--------------------"
echo "content from stderr:"
echo
cat STDERR ;