fond
Model Checking Contest 2023
13th edition, Paris, France, April 26, 2023 (at TOOLympics II)
Execution of r009-oct2-167813597600250
Last Updated
May 14, 2023

About the Execution of LTSMin+red for AirplaneLD-PT-0020

Execution Summary
Max Memory
Used (MB)
Time wait (ms) CPU Usage (ms) I/O Wait (ms) Computed Result Execution
Status
257.252 6032.00 14969.00 52.80 FTTFTTFFTTFFTFTT normal

Execution Chart

We display below the execution chart for this examination (boot time has been removed).

Trace from the execution

Formatting '/data/fkordon/mcc2023-input.r009-oct2-167813597600250.qcow2', fmt=qcow2 cluster_size=65536 extended_l2=off compression_type=zlib size=4294967296 backing_file=/data/fkordon/mcc2023-input.qcow2 backing_fmt=qcow2 lazy_refcounts=off refcount_bits=16
Waiting for the VM to be ready (probing ssh)
..........................................................................................................................................................................................................................................................................................................................
=====================================================================
Generated by BenchKit 2-5348
Executing tool ltsminxred
Input is AirplaneLD-PT-0020, examination is CTLFireability
Time confinement is 3600 seconds
Memory confinement is 16384 MBytes
Number of cores is 4
Run identifier is r009-oct2-167813597600250
=====================================================================

--------------------
preparation of the directory to be used:
/home/mcc/execution
total 936K
-rw-r--r-- 1 mcc users 24K Feb 26 11:15 CTLCardinality.txt
-rw-r--r-- 1 mcc users 142K Feb 26 11:15 CTLCardinality.xml
-rw-r--r-- 1 mcc users 12K Feb 26 11:13 CTLFireability.txt
-rw-r--r-- 1 mcc users 80K Feb 26 11:13 CTLFireability.xml
-rw-r--r-- 1 mcc users 4.2K Jan 29 11:40 GenericPropertiesDefinition.xml
-rw-r--r-- 1 mcc users 6.5K Jan 29 11:40 GenericPropertiesVerdict.xml
-rw-r--r-- 1 mcc users 8.4K Feb 25 15:30 LTLCardinality.txt
-rw-r--r-- 1 mcc users 39K Feb 25 15:30 LTLCardinality.xml
-rw-r--r-- 1 mcc users 6.1K Feb 25 15:30 LTLFireability.txt
-rw-r--r-- 1 mcc users 35K Feb 25 15:30 LTLFireability.xml
-rw-r--r-- 1 mcc users 26K Feb 26 11:19 ReachabilityCardinality.txt
-rw-r--r-- 1 mcc users 140K Feb 26 11:19 ReachabilityCardinality.xml
-rw-r--r-- 1 mcc users 34K Feb 26 11:18 ReachabilityFireability.txt
-rw-r--r-- 1 mcc users 242K Feb 26 11:18 ReachabilityFireability.xml
-rw-r--r-- 1 mcc users 2.8K Feb 25 15:30 UpperBounds.txt
-rw-r--r-- 1 mcc users 5.6K Feb 25 15:30 UpperBounds.xml
-rw-r--r-- 1 mcc users 5 Mar 5 18:22 equiv_col
-rw-r--r-- 1 mcc users 5 Mar 5 18:22 instance
-rw-r--r-- 1 mcc users 6 Mar 5 18:22 iscolored
-rw-r--r-- 1 mcc users 91K Mar 5 18:22 model.pnml

--------------------
content from stdout:

=== Data for post analysis generated by BenchKit (invocation template)

The expected result is a vector of booleans
BOOL_VECTOR

here is the order used to build the result vector(from text file)
FORMULA_NAME AirplaneLD-PT-0020-CTLFireability-00
FORMULA_NAME AirplaneLD-PT-0020-CTLFireability-01
FORMULA_NAME AirplaneLD-PT-0020-CTLFireability-02
FORMULA_NAME AirplaneLD-PT-0020-CTLFireability-03
FORMULA_NAME AirplaneLD-PT-0020-CTLFireability-04
FORMULA_NAME AirplaneLD-PT-0020-CTLFireability-05
FORMULA_NAME AirplaneLD-PT-0020-CTLFireability-06
FORMULA_NAME AirplaneLD-PT-0020-CTLFireability-07
FORMULA_NAME AirplaneLD-PT-0020-CTLFireability-08
FORMULA_NAME AirplaneLD-PT-0020-CTLFireability-09
FORMULA_NAME AirplaneLD-PT-0020-CTLFireability-10
FORMULA_NAME AirplaneLD-PT-0020-CTLFireability-11
FORMULA_NAME AirplaneLD-PT-0020-CTLFireability-12
FORMULA_NAME AirplaneLD-PT-0020-CTLFireability-13
FORMULA_NAME AirplaneLD-PT-0020-CTLFireability-14
FORMULA_NAME AirplaneLD-PT-0020-CTLFireability-15

=== Now, execution of the tool begins

BK_START 1678620897896

bash -c /home/mcc/BenchKit/BenchKit_head.sh 2> STDERR ; echo ; echo -n "BK_STOP " ; date -u +%s%3N
Invoking MCC driver with
BK_TOOL=ltsminxred
BK_EXAMINATION=CTLFireability
BK_BIN_PATH=/home/mcc/BenchKit/bin/
BK_TIME_CONFINEMENT=3600
BK_INPUT=AirplaneLD-PT-0020
Applying reductions before tool ltsmin
Invoking reducer
Running Version 202303021504
[2023-03-12 11:35:00] [INFO ] Running its-tools with arguments : [-pnfolder, /home/mcc/execution, -examination, CTLFireability, -timeout, 360, -rebuildPNML]
[2023-03-12 11:35:00] [INFO ] Parsing pnml file : /home/mcc/execution/model.pnml
[2023-03-12 11:35:00] [INFO ] Load time of PNML (sax parser for PT used): 82 ms
[2023-03-12 11:35:00] [INFO ] Transformed 159 places.
[2023-03-12 11:35:00] [INFO ] Transformed 168 transitions.
[2023-03-12 11:35:00] [INFO ] Parsed PT model containing 159 places and 168 transitions and 638 arcs in 217 ms.
Parsed 16 properties from file /home/mcc/execution/CTLFireability.xml in 14 ms.
Reduce places removed 62 places and 0 transitions.
Support contains 94 out of 97 places. Attempting structural reductions.
Starting structural reductions in LTL mode, iteration 0 : 97/97 places, 168/168 transitions.
Reduce places removed 3 places and 0 transitions.
Iterating post reduction 0 with 3 rules applied. Total rules applied 3 place count 94 transition count 168
Applied a total of 3 rules in 11 ms. Remains 94 /97 variables (removed 3) and now considering 168/168 (removed 0) transitions.
// Phase 1: matrix 168 rows 94 cols
[2023-03-12 11:35:00] [INFO ] Computed 1 place invariants in 9 ms
[2023-03-12 11:35:00] [INFO ] Implicit Places using invariants in 176 ms returned []
[2023-03-12 11:35:00] [INFO ] Invariant cache hit.
[2023-03-12 11:35:01] [INFO ] Implicit Places using invariants and state equation in 203 ms returned []
Implicit Place search using SMT with State Equation took 410 ms to find 0 implicit places.
[2023-03-12 11:35:01] [INFO ] Invariant cache hit.
[2023-03-12 11:35:01] [INFO ] Dead Transitions using invariants and state equation in 148 ms found 0 transitions.
Starting structural reductions in LTL mode, iteration 1 : 94/97 places, 168/168 transitions.
Finished structural reductions in LTL mode , in 1 iterations and 574 ms. Remains : 94/97 places, 168/168 transitions.
Support contains 94 out of 94 places after structural reductions.
[2023-03-12 11:35:01] [INFO ] Flatten gal took : 35 ms
[2023-03-12 11:35:01] [INFO ] Flatten gal took : 18 ms
[2023-03-12 11:35:01] [INFO ] Input system was already deterministic with 168 transitions.
Incomplete random walk after 10000 steps, including 1263 resets, run finished after 317 ms. (steps per millisecond=31 ) properties (out of 47) seen :40
Incomplete Best-First random walk after 10001 steps, including 56 resets, run finished after 74 ms. (steps per millisecond=135 ) properties (out of 7) seen :0
Incomplete Best-First random walk after 10001 steps, including 38 resets, run finished after 39 ms. (steps per millisecond=256 ) properties (out of 7) seen :0
Incomplete Best-First random walk after 10001 steps, including 54 resets, run finished after 24 ms. (steps per millisecond=416 ) properties (out of 7) seen :0
Incomplete Best-First random walk after 10001 steps, including 47 resets, run finished after 26 ms. (steps per millisecond=384 ) properties (out of 7) seen :0
Incomplete Best-First random walk after 10001 steps, including 39 resets, run finished after 15 ms. (steps per millisecond=666 ) properties (out of 7) seen :0
Incomplete Best-First random walk after 10001 steps, including 34 resets, run finished after 11 ms. (steps per millisecond=909 ) properties (out of 7) seen :0
Incomplete Best-First random walk after 10001 steps, including 51 resets, run finished after 12 ms. (steps per millisecond=833 ) properties (out of 7) seen :0
Running SMT prover for 7 properties.
[2023-03-12 11:35:02] [INFO ] Invariant cache hit.
[2023-03-12 11:35:02] [INFO ] [Real]Absence check using 0 positive and 1 generalized place invariants in 0 ms returned sat
[2023-03-12 11:35:02] [INFO ] After 80ms SMT Verify possible using all constraints in real domain returned unsat :0 sat :0 real:7
[2023-03-12 11:35:02] [INFO ] [Nat]Absence check using 0 positive and 1 generalized place invariants in 1 ms returned sat
[2023-03-12 11:35:02] [INFO ] After 180ms SMT Verify possible using all constraints in natural domain returned unsat :7 sat :0
Fused 7 Parikh solutions to 0 different solutions.
Parikh walk visited 0 properties in 0 ms.
Successfully simplified 7 atomic propositions for a total of 16 simplifications.
[2023-03-12 11:35:02] [INFO ] Initial state reduction rules for CTL removed 1 formulas.
[2023-03-12 11:35:02] [INFO ] Flatten gal took : 12 ms
FORMULA AirplaneLD-PT-0020-CTLFireability-02 TRUE TECHNIQUES TOPOLOGICAL INITIAL_STATE
[2023-03-12 11:35:02] [INFO ] Flatten gal took : 10 ms
[2023-03-12 11:35:02] [INFO ] Input system was already deterministic with 168 transitions.
Support contains 62 out of 94 places (down from 74) after GAL structural reductions.
Computed a total of 94 stabilizing places and 168 stable transitions
Complete graph has no SCC; deadlocks are unavoidable. place count 94 transition count 168
Detected that all paths lead to deadlock. Applying this knowledge to assert that all AP eventually converge (and all enablings converge to false).
AF dead knowledge conclusive for 3 formulas.
Starting structural reductions in SI_CTL mode, iteration 0 : 94/94 places, 168/168 transitions.
Graph (complete) has 122 edges and 94 vertex of which 1 are kept as prefixes of interest. Removing 93 places using SCC suffix rule.1 ms
Discarding 93 places :
Also discarding 166 output transitions
Drop transitions removed 166 transitions
Ensure Unique test removed 1 transitions
Reduce isomorphic transitions removed 1 transitions.
Iterating post reduction 0 with 1 rules applied. Total rules applied 2 place count 1 transition count 1
Applied a total of 2 rules in 4 ms. Remains 1 /94 variables (removed 93) and now considering 1/168 (removed 167) transitions.
Finished structural reductions in SI_CTL mode , in 1 iterations and 4 ms. Remains : 1/94 places, 1/168 transitions.
[2023-03-12 11:35:02] [INFO ] Flatten gal took : 1 ms
[2023-03-12 11:35:02] [INFO ] Flatten gal took : 0 ms
[2023-03-12 11:35:02] [INFO ] Input system was already deterministic with 1 transitions.
Finished random walk after 1 steps, including 0 resets, run visited all 1 properties in 1 ms. (steps per millisecond=1 )
FORMULA AirplaneLD-PT-0020-CTLFireability-00 FALSE TECHNIQUES TOPOLOGICAL RANDOM_WALK
Starting structural reductions in LTL mode, iteration 0 : 94/94 places, 168/168 transitions.
Discarding 64 places :
Symmetric choice reduction at 0 with 64 rule applications. Total rules 64 place count 30 transition count 104
Iterating global reduction 0 with 64 rules applied. Total rules applied 128 place count 30 transition count 104
Ensure Unique test removed 64 transitions
Reduce isomorphic transitions removed 64 transitions.
Iterating post reduction 0 with 64 rules applied. Total rules applied 192 place count 30 transition count 40
Applied a total of 192 rules in 5 ms. Remains 30 /94 variables (removed 64) and now considering 40/168 (removed 128) transitions.
Finished structural reductions in LTL mode , in 1 iterations and 5 ms. Remains : 30/94 places, 40/168 transitions.
[2023-03-12 11:35:02] [INFO ] Flatten gal took : 2 ms
[2023-03-12 11:35:02] [INFO ] Flatten gal took : 2 ms
[2023-03-12 11:35:02] [INFO ] Input system was already deterministic with 40 transitions.
Starting structural reductions in LTL mode, iteration 0 : 94/94 places, 168/168 transitions.
Discarding 75 places :
Symmetric choice reduction at 0 with 75 rule applications. Total rules 75 place count 19 transition count 93
Iterating global reduction 0 with 75 rules applied. Total rules applied 150 place count 19 transition count 93
Ensure Unique test removed 75 transitions
Reduce isomorphic transitions removed 75 transitions.
Iterating post reduction 0 with 75 rules applied. Total rules applied 225 place count 19 transition count 18
Applied a total of 225 rules in 2 ms. Remains 19 /94 variables (removed 75) and now considering 18/168 (removed 150) transitions.
Finished structural reductions in LTL mode , in 1 iterations and 2 ms. Remains : 19/94 places, 18/168 transitions.
[2023-03-12 11:35:02] [INFO ] Flatten gal took : 1 ms
[2023-03-12 11:35:02] [INFO ] Flatten gal took : 1 ms
[2023-03-12 11:35:02] [INFO ] Input system was already deterministic with 18 transitions.
Starting structural reductions in SI_CTL mode, iteration 0 : 94/94 places, 168/168 transitions.
Discarding 54 places :
Symmetric choice reduction at 0 with 54 rule applications. Total rules 54 place count 40 transition count 114
Iterating global reduction 0 with 54 rules applied. Total rules applied 108 place count 40 transition count 114
Ensure Unique test removed 54 transitions
Reduce isomorphic transitions removed 54 transitions.
Iterating post reduction 0 with 54 rules applied. Total rules applied 162 place count 40 transition count 60
Applied a total of 162 rules in 5 ms. Remains 40 /94 variables (removed 54) and now considering 60/168 (removed 108) transitions.
Finished structural reductions in SI_CTL mode , in 1 iterations and 5 ms. Remains : 40/94 places, 60/168 transitions.
[2023-03-12 11:35:02] [INFO ] Flatten gal took : 3 ms
[2023-03-12 11:35:02] [INFO ] Flatten gal took : 3 ms
[2023-03-12 11:35:02] [INFO ] Input system was already deterministic with 60 transitions.
Starting structural reductions in SI_CTL mode, iteration 0 : 94/94 places, 168/168 transitions.
Discarding 64 places :
Symmetric choice reduction at 0 with 64 rule applications. Total rules 64 place count 30 transition count 104
Iterating global reduction 0 with 64 rules applied. Total rules applied 128 place count 30 transition count 104
Ensure Unique test removed 64 transitions
Reduce isomorphic transitions removed 64 transitions.
Iterating post reduction 0 with 64 rules applied. Total rules applied 192 place count 30 transition count 40
Applied a total of 192 rules in 4 ms. Remains 30 /94 variables (removed 64) and now considering 40/168 (removed 128) transitions.
Finished structural reductions in SI_CTL mode , in 1 iterations and 4 ms. Remains : 30/94 places, 40/168 transitions.
[2023-03-12 11:35:02] [INFO ] Flatten gal took : 2 ms
[2023-03-12 11:35:02] [INFO ] Flatten gal took : 1 ms
[2023-03-12 11:35:02] [INFO ] Input system was already deterministic with 40 transitions.
Starting structural reductions in SI_CTL mode, iteration 0 : 94/94 places, 168/168 transitions.
Graph (complete) has 122 edges and 94 vertex of which 1 are kept as prefixes of interest. Removing 93 places using SCC suffix rule.1 ms
Discarding 93 places :
Also discarding 166 output transitions
Drop transitions removed 166 transitions
Ensure Unique test removed 1 transitions
Reduce isomorphic transitions removed 1 transitions.
Iterating post reduction 0 with 1 rules applied. Total rules applied 2 place count 1 transition count 1
Applied a total of 2 rules in 3 ms. Remains 1 /94 variables (removed 93) and now considering 1/168 (removed 167) transitions.
Finished structural reductions in SI_CTL mode , in 1 iterations and 3 ms. Remains : 1/94 places, 1/168 transitions.
[2023-03-12 11:35:02] [INFO ] Flatten gal took : 1 ms
[2023-03-12 11:35:02] [INFO ] Flatten gal took : 1 ms
[2023-03-12 11:35:02] [INFO ] Input system was already deterministic with 1 transitions.
Starting structural reductions in LTL mode, iteration 0 : 94/94 places, 168/168 transitions.
Discarding 46 places :
Symmetric choice reduction at 0 with 46 rule applications. Total rules 46 place count 48 transition count 122
Iterating global reduction 0 with 46 rules applied. Total rules applied 92 place count 48 transition count 122
Ensure Unique test removed 46 transitions
Reduce isomorphic transitions removed 46 transitions.
Iterating post reduction 0 with 46 rules applied. Total rules applied 138 place count 48 transition count 76
Applied a total of 138 rules in 3 ms. Remains 48 /94 variables (removed 46) and now considering 76/168 (removed 92) transitions.
Finished structural reductions in LTL mode , in 1 iterations and 3 ms. Remains : 48/94 places, 76/168 transitions.
[2023-03-12 11:35:02] [INFO ] Flatten gal took : 4 ms
[2023-03-12 11:35:02] [INFO ] Flatten gal took : 5 ms
[2023-03-12 11:35:02] [INFO ] Input system was already deterministic with 76 transitions.
Starting structural reductions in LTL mode, iteration 0 : 94/94 places, 168/168 transitions.
Discarding 74 places :
Symmetric choice reduction at 0 with 74 rule applications. Total rules 74 place count 20 transition count 94
Iterating global reduction 0 with 74 rules applied. Total rules applied 148 place count 20 transition count 94
Ensure Unique test removed 74 transitions
Reduce isomorphic transitions removed 74 transitions.
Iterating post reduction 0 with 74 rules applied. Total rules applied 222 place count 20 transition count 20
Applied a total of 222 rules in 2 ms. Remains 20 /94 variables (removed 74) and now considering 20/168 (removed 148) transitions.
Finished structural reductions in LTL mode , in 1 iterations and 2 ms. Remains : 20/94 places, 20/168 transitions.
[2023-03-12 11:35:02] [INFO ] Initial state reduction rules for CTL removed 1 formulas.
[2023-03-12 11:35:02] [INFO ] Flatten gal took : 2 ms
FORMULA AirplaneLD-PT-0020-CTLFireability-08 TRUE TECHNIQUES TOPOLOGICAL INITIAL_STATE
[2023-03-12 11:35:02] [INFO ] Flatten gal took : 1 ms
[2023-03-12 11:35:02] [INFO ] Input system was already deterministic with 20 transitions.
Support contains 0 out of 20 places (down from 3) after GAL structural reductions.
Starting structural reductions in SI_CTL mode, iteration 0 : 94/94 places, 168/168 transitions.
Graph (complete) has 122 edges and 94 vertex of which 50 are kept as prefixes of interest. Removing 44 places using SCC suffix rule.1 ms
Discarding 44 places :
Also discarding 80 output transitions
Drop transitions removed 80 transitions
Discarding 38 places :
Symmetric choice reduction at 0 with 38 rule applications. Total rules 39 place count 12 transition count 50
Iterating global reduction 0 with 38 rules applied. Total rules applied 77 place count 12 transition count 50
Ensure Unique test removed 38 transitions
Reduce isomorphic transitions removed 38 transitions.
Iterating post reduction 0 with 38 rules applied. Total rules applied 115 place count 12 transition count 12
Applied a total of 115 rules in 4 ms. Remains 12 /94 variables (removed 82) and now considering 12/168 (removed 156) transitions.
Finished structural reductions in SI_CTL mode , in 1 iterations and 4 ms. Remains : 12/94 places, 12/168 transitions.
[2023-03-12 11:35:02] [INFO ] Flatten gal took : 1 ms
[2023-03-12 11:35:02] [INFO ] Flatten gal took : 1 ms
[2023-03-12 11:35:02] [INFO ] Input system was already deterministic with 12 transitions.
Finished random walk after 28 steps, including 4 resets, run visited all 1 properties in 1 ms. (steps per millisecond=28 )
FORMULA AirplaneLD-PT-0020-CTLFireability-09 TRUE TECHNIQUES TOPOLOGICAL RANDOM_WALK
Starting structural reductions in SI_CTL mode, iteration 0 : 94/94 places, 168/168 transitions.
Graph (complete) has 122 edges and 94 vertex of which 72 are kept as prefixes of interest. Removing 22 places using SCC suffix rule.1 ms
Discarding 22 places :
Also discarding 40 output transitions
Drop transitions removed 40 transitions
Discarding 56 places :
Symmetric choice reduction at 0 with 56 rule applications. Total rules 57 place count 16 transition count 72
Iterating global reduction 0 with 56 rules applied. Total rules applied 113 place count 16 transition count 72
Ensure Unique test removed 56 transitions
Reduce isomorphic transitions removed 56 transitions.
Iterating post reduction 0 with 56 rules applied. Total rules applied 169 place count 16 transition count 16
Applied a total of 169 rules in 4 ms. Remains 16 /94 variables (removed 78) and now considering 16/168 (removed 152) transitions.
Finished structural reductions in SI_CTL mode , in 1 iterations and 4 ms. Remains : 16/94 places, 16/168 transitions.
[2023-03-12 11:35:02] [INFO ] Flatten gal took : 1 ms
[2023-03-12 11:35:02] [INFO ] Flatten gal took : 1 ms
[2023-03-12 11:35:02] [INFO ] Input system was already deterministic with 16 transitions.
Starting structural reductions in LTL mode, iteration 0 : 94/94 places, 168/168 transitions.
Discarding 74 places :
Symmetric choice reduction at 0 with 74 rule applications. Total rules 74 place count 20 transition count 94
Iterating global reduction 0 with 74 rules applied. Total rules applied 148 place count 20 transition count 94
Ensure Unique test removed 74 transitions
Reduce isomorphic transitions removed 74 transitions.
Iterating post reduction 0 with 74 rules applied. Total rules applied 222 place count 20 transition count 20
Applied a total of 222 rules in 1 ms. Remains 20 /94 variables (removed 74) and now considering 20/168 (removed 148) transitions.
Finished structural reductions in LTL mode , in 1 iterations and 1 ms. Remains : 20/94 places, 20/168 transitions.
[2023-03-12 11:35:02] [INFO ] Flatten gal took : 1 ms
[2023-03-12 11:35:02] [INFO ] Flatten gal took : 1 ms
[2023-03-12 11:35:02] [INFO ] Input system was already deterministic with 20 transitions.
Starting structural reductions in LTL mode, iteration 0 : 94/94 places, 168/168 transitions.
Discarding 73 places :
Symmetric choice reduction at 0 with 73 rule applications. Total rules 73 place count 21 transition count 95
Iterating global reduction 0 with 73 rules applied. Total rules applied 146 place count 21 transition count 95
Ensure Unique test removed 73 transitions
Reduce isomorphic transitions removed 73 transitions.
Iterating post reduction 0 with 73 rules applied. Total rules applied 219 place count 21 transition count 22
Applied a total of 219 rules in 2 ms. Remains 21 /94 variables (removed 73) and now considering 22/168 (removed 146) transitions.
Finished structural reductions in LTL mode , in 1 iterations and 2 ms. Remains : 21/94 places, 22/168 transitions.
[2023-03-12 11:35:02] [INFO ] Initial state reduction rules for CTL removed 1 formulas.
[2023-03-12 11:35:02] [INFO ] Flatten gal took : 1 ms
FORMULA AirplaneLD-PT-0020-CTLFireability-12 TRUE TECHNIQUES TOPOLOGICAL INITIAL_STATE
[2023-03-12 11:35:02] [INFO ] Flatten gal took : 1 ms
[2023-03-12 11:35:02] [INFO ] Input system was already deterministic with 22 transitions.
Support contains 0 out of 21 places (down from 5) after GAL structural reductions.
Starting structural reductions in LTL mode, iteration 0 : 94/94 places, 168/168 transitions.
Discarding 73 places :
Symmetric choice reduction at 0 with 73 rule applications. Total rules 73 place count 21 transition count 95
Iterating global reduction 0 with 73 rules applied. Total rules applied 146 place count 21 transition count 95
Ensure Unique test removed 73 transitions
Reduce isomorphic transitions removed 73 transitions.
Iterating post reduction 0 with 73 rules applied. Total rules applied 219 place count 21 transition count 22
Applied a total of 219 rules in 1 ms. Remains 21 /94 variables (removed 73) and now considering 22/168 (removed 146) transitions.
Finished structural reductions in LTL mode , in 1 iterations and 2 ms. Remains : 21/94 places, 22/168 transitions.
[2023-03-12 11:35:02] [INFO ] Flatten gal took : 1 ms
[2023-03-12 11:35:02] [INFO ] Flatten gal took : 1 ms
[2023-03-12 11:35:02] [INFO ] Input system was already deterministic with 22 transitions.
Starting structural reductions in SI_CTL mode, iteration 0 : 94/94 places, 168/168 transitions.
Graph (complete) has 122 edges and 94 vertex of which 50 are kept as prefixes of interest. Removing 44 places using SCC suffix rule.0 ms
Discarding 44 places :
Also discarding 80 output transitions
Drop transitions removed 80 transitions
Discarding 38 places :
Symmetric choice reduction at 0 with 38 rule applications. Total rules 39 place count 12 transition count 50
Iterating global reduction 0 with 38 rules applied. Total rules applied 77 place count 12 transition count 50
Ensure Unique test removed 38 transitions
Reduce isomorphic transitions removed 38 transitions.
Iterating post reduction 0 with 38 rules applied. Total rules applied 115 place count 12 transition count 12
Applied a total of 115 rules in 2 ms. Remains 12 /94 variables (removed 82) and now considering 12/168 (removed 156) transitions.
Finished structural reductions in SI_CTL mode , in 1 iterations and 3 ms. Remains : 12/94 places, 12/168 transitions.
[2023-03-12 11:35:02] [INFO ] Flatten gal took : 1 ms
[2023-03-12 11:35:02] [INFO ] Flatten gal took : 1 ms
[2023-03-12 11:35:02] [INFO ] Input system was already deterministic with 12 transitions.
Finished random walk after 15 steps, including 2 resets, run visited all 1 properties in 2 ms. (steps per millisecond=7 )
FORMULA AirplaneLD-PT-0020-CTLFireability-14 TRUE TECHNIQUES TOPOLOGICAL RANDOM_WALK
Starting structural reductions in LTL mode, iteration 0 : 94/94 places, 168/168 transitions.
Discarding 68 places :
Symmetric choice reduction at 0 with 68 rule applications. Total rules 68 place count 26 transition count 100
Iterating global reduction 0 with 68 rules applied. Total rules applied 136 place count 26 transition count 100
Ensure Unique test removed 68 transitions
Reduce isomorphic transitions removed 68 transitions.
Iterating post reduction 0 with 68 rules applied. Total rules applied 204 place count 26 transition count 32
Applied a total of 204 rules in 2 ms. Remains 26 /94 variables (removed 68) and now considering 32/168 (removed 136) transitions.
Finished structural reductions in LTL mode , in 1 iterations and 2 ms. Remains : 26/94 places, 32/168 transitions.
[2023-03-12 11:35:02] [INFO ] Flatten gal took : 2 ms
[2023-03-12 11:35:02] [INFO ] Flatten gal took : 2 ms
[2023-03-12 11:35:02] [INFO ] Input system was already deterministic with 32 transitions.
[2023-03-12 11:35:02] [INFO ] Flatten gal took : 8 ms
[2023-03-12 11:35:02] [INFO ] Flatten gal took : 10 ms
[2023-03-12 11:35:02] [INFO ] Export to MCC of 10 properties in file /home/mcc/execution/CTLFireability.sr.xml took 2 ms.
[2023-03-12 11:35:02] [INFO ] Export to PNML in file /home/mcc/execution/model.sr.pnml of net with 94 places, 168 transitions and 370 arcs took 0 ms.
Total runtime 2414 ms.
There are residual formulas that ITS could not solve within timeout
pnml2lts-sym model.pnml --lace-workers=4 --vset=lddmc --saturation=sat -rbs,w2W,ru,hf --sylvan-sizes=20,28,20,28 --ctl=/tmp/475/ctl_0_ --ctl=/tmp/475/ctl_1_ --ctl=/tmp/475/ctl_2_ --ctl=/tmp/475/ctl_3_ --ctl=/tmp/475/ctl_4_ --ctl=/tmp/475/ctl_5_ --ctl=/tmp/475/ctl_6_ --ctl=/tmp/475/ctl_7_ --ctl=/tmp/475/ctl_8_ --ctl=/tmp/475/ctl_9_ --mu-par --mu-opt
FORMULA AirplaneLD-PT-0020-CTLFireability-01 TRUE TECHNIQUES DECISION_DIAGRAMS PARALLEL_PROCESSING USE_NUPN
FORMULA AirplaneLD-PT-0020-CTLFireability-03 FALSE TECHNIQUES DECISION_DIAGRAMS PARALLEL_PROCESSING USE_NUPN
FORMULA AirplaneLD-PT-0020-CTLFireability-04 TRUE TECHNIQUES DECISION_DIAGRAMS PARALLEL_PROCESSING USE_NUPN
FORMULA AirplaneLD-PT-0020-CTLFireability-05 TRUE TECHNIQUES DECISION_DIAGRAMS PARALLEL_PROCESSING USE_NUPN
FORMULA AirplaneLD-PT-0020-CTLFireability-06 FALSE TECHNIQUES DECISION_DIAGRAMS PARALLEL_PROCESSING USE_NUPN
FORMULA AirplaneLD-PT-0020-CTLFireability-07 FALSE TECHNIQUES DECISION_DIAGRAMS PARALLEL_PROCESSING USE_NUPN
FORMULA AirplaneLD-PT-0020-CTLFireability-10 FALSE TECHNIQUES DECISION_DIAGRAMS PARALLEL_PROCESSING USE_NUPN
FORMULA AirplaneLD-PT-0020-CTLFireability-11 FALSE TECHNIQUES DECISION_DIAGRAMS PARALLEL_PROCESSING USE_NUPN
FORMULA AirplaneLD-PT-0020-CTLFireability-13 FALSE TECHNIQUES DECISION_DIAGRAMS PARALLEL_PROCESSING USE_NUPN
FORMULA AirplaneLD-PT-0020-CTLFireability-15 TRUE TECHNIQUES DECISION_DIAGRAMS PARALLEL_PROCESSING USE_NUPN

BK_STOP 1678620903928

--------------------
content from stderr:

+ ulimit -s 65536
+ [[ -z '' ]]
+ export LTSMIN_MEM_SIZE=8589934592
+ LTSMIN_MEM_SIZE=8589934592
+ export PYTHONPATH=/home/mcc/BenchKit/itstools/pylibs
+ PYTHONPATH=/home/mcc/BenchKit/itstools/pylibs
+ export LD_LIBRARY_PATH=/home/mcc/BenchKit/itstools/pylibs:
+ LD_LIBRARY_PATH=/home/mcc/BenchKit/itstools/pylibs:
++ sed s/.jar//
++ perl -pe 's/.*\.//g'
++ ls /home/mcc/BenchKit/bin//../reducer/bin//../../itstools//itstools/plugins/fr.lip6.move.gal.application.pnmcc_1.0.0.202303021504.jar
+ VERSION=202303021504
+ echo 'Running Version 202303021504'
+ /home/mcc/BenchKit/bin//../reducer/bin//../../itstools//itstools/its-tools -pnfolder /home/mcc/execution -examination CTLFireability -timeout 360 -rebuildPNML
mcc2023
ctl formula name AirplaneLD-PT-0020-CTLFireability-01
ctl formula formula --ctl=/tmp/475/ctl_0_
ctl formula name AirplaneLD-PT-0020-CTLFireability-03
ctl formula formula --ctl=/tmp/475/ctl_1_
ctl formula name AirplaneLD-PT-0020-CTLFireability-04
ctl formula formula --ctl=/tmp/475/ctl_2_
ctl formula name AirplaneLD-PT-0020-CTLFireability-05
ctl formula formula --ctl=/tmp/475/ctl_3_
ctl formula name AirplaneLD-PT-0020-CTLFireability-06
ctl formula formula --ctl=/tmp/475/ctl_4_
ctl formula name AirplaneLD-PT-0020-CTLFireability-07
ctl formula formula --ctl=/tmp/475/ctl_5_
ctl formula name AirplaneLD-PT-0020-CTLFireability-10
ctl formula formula --ctl=/tmp/475/ctl_6_
ctl formula name AirplaneLD-PT-0020-CTLFireability-11
ctl formula formula --ctl=/tmp/475/ctl_7_
ctl formula name AirplaneLD-PT-0020-CTLFireability-13
ctl formula formula --ctl=/tmp/475/ctl_8_
ctl formula name AirplaneLD-PT-0020-CTLFireability-15
ctl formula formula --ctl=/tmp/475/ctl_9_
pnml2lts-sym: Exploration order is bfs-prev
pnml2lts-sym: Saturation strategy is sat
pnml2lts-sym: Guided search strategy is unguided
pnml2lts-sym: Attractor strategy is default
pnml2lts-sym: opening model.pnml
pnml2lts-sym: Edge label is id
Warning: program compiled against libxml 210 using older 209
pnml2lts-sym: Petri net has 94 places, 168 transitions and 370 arcs
pnml2lts-sym: Petri net Petri analyzed
pnml2lts-sym: There are no safe places
pnml2lts-sym: Loading Petri net took 0.000 real 0.000 user 0.000 sys
pnml2lts-sym: Initializing regrouping layer
pnml2lts-sym: Regroup specification: bs,w2W,ru,hf
pnml2lts-sym: Regroup Boost's Sloan
pnml2lts-sym: Regroup over-approximate must-write to may-write
pnml2lts-sym: Regroup Row sUbsume
pnml2lts-sym: Reqroup Horizontal Flip
pnml2lts-sym: Regrouping: 168->168 groups
pnml2lts-sym: Regrouping took 0.020 real 0.010 user 0.000 sys
pnml2lts-sym: state vector length is 94; there are 168 groups
pnml2lts-sym: Creating a multi-core ListDD domain.
pnml2lts-sym: Sylvan allocates 15.000 GB virtual memory for nodes table and operation cache.
pnml2lts-sym: Initial nodes table and operation cache requires 60.00 MB.
pnml2lts-sym: Using GBgetTransitionsShortR2W as next-state function
pnml2lts-sym: got initial state
pnml2lts-sym: parsing CTL formula
pnml2lts-sym: converting CTL to mu-calculus...
pnml2lts-sym: parsing CTL formula
pnml2lts-sym: converting CTL to mu-calculus...
pnml2lts-sym: parsing CTL formula
pnml2lts-sym: converting CTL to mu-calculus...
pnml2lts-sym: parsing CTL formula
pnml2lts-sym: converting CTL to mu-calculus...
pnml2lts-sym: parsing CTL formula
pnml2lts-sym: converting CTL to mu-calculus...
pnml2lts-sym: parsing CTL formula
pnml2lts-sym: converting CTL to mu-calculus...
pnml2lts-sym: parsing CTL formula
pnml2lts-sym: converting CTL to mu-calculus...
pnml2lts-sym: parsing CTL formula
pnml2lts-sym: converting CTL to mu-calculus...
pnml2lts-sym: parsing CTL formula
pnml2lts-sym: converting CTL to mu-calculus...
pnml2lts-sym: parsing CTL formula
pnml2lts-sym: converting CTL to mu-calculus...
pnml2lts-sym: Exploration took 1690 group checks and 0 next state calls
pnml2lts-sym: reachability took 0.040 real 0.120 user 0.030 sys
pnml2lts-sym: counting visited states...
pnml2lts-sym: counting took 0.000 real 0.000 user 0.000 sys
pnml2lts-sym: state space has 308302 states, 527 nodes
pnml2lts-sym: Formula /tmp/475/ctl_2_ holds for the initial state
pnml2lts-sym: Formula /tmp/475/ctl_1_ does not hold for the initial state
pnml2lts-sym: Formula /tmp/475/ctl_3_ holds for the initial state
pnml2lts-sym: Formula /tmp/475/ctl_4_ does not hold for the initial state
pnml2lts-sym: Formula /tmp/475/ctl_0_ holds for the initial state
pnml2lts-sym: Formula /tmp/475/ctl_7_ does not hold for the initial state
pnml2lts-sym: Formula /tmp/475/ctl_6_ does not hold for the initial state
pnml2lts-sym: Formula /tmp/475/ctl_9_ holds for the initial state
pnml2lts-sym: Formula /tmp/475/ctl_5_ does not hold for the initial state
pnml2lts-sym: Formula /tmp/475/ctl_8_ does not hold for the initial state
pnml2lts-sym: group_next: 908 nodes total
pnml2lts-sym: group_explored: 892 nodes, 620 short vectors total
pnml2lts-sym: max token count: 1

Sequence of Actions to be Executed by the VM

This is useful if one wants to reexecute the tool in the VM from the submitted image disk.

set -x
# this is for BenchKit: configuration of major elements for the test
export BK_INPUT="AirplaneLD-PT-0020"
export BK_EXAMINATION="CTLFireability"
export BK_TOOL="ltsminxred"
export BK_RESULT_DIR="/tmp/BK_RESULTS/OUTPUTS"
export BK_TIME_CONFINEMENT="3600"
export BK_MEMORY_CONFINEMENT="16384"
export BK_BIN_PATH="/home/mcc/BenchKit/bin/"

# this is specific to your benchmark or test

export BIN_DIR="$HOME/BenchKit/bin"

# remove the execution directoty if it exists (to avoid increse of .vmdk images)
if [ -d execution ] ; then
rm -rf execution
fi

# this is for BenchKit: explicit launching of the test
echo "====================================================================="
echo " Generated by BenchKit 2-5348"
echo " Executing tool ltsminxred"
echo " Input is AirplaneLD-PT-0020, examination is CTLFireability"
echo " Time confinement is $BK_TIME_CONFINEMENT seconds"
echo " Memory confinement is 16384 MBytes"
echo " Number of cores is 4"
echo " Run identifier is r009-oct2-167813597600250"
echo "====================================================================="
echo
echo "--------------------"
echo "preparation of the directory to be used:"

tar xzf /home/mcc/BenchKit/INPUTS/AirplaneLD-PT-0020.tgz
mv AirplaneLD-PT-0020 execution
cd execution
if [ "CTLFireability" = "ReachabilityDeadlock" ] || [ "CTLFireability" = "UpperBounds" ] || [ "CTLFireability" = "QuasiLiveness" ] || [ "CTLFireability" = "StableMarking" ] || [ "CTLFireability" = "Liveness" ] || [ "CTLFireability" = "OneSafe" ] || [ "CTLFireability" = "StateSpace" ]; then
rm -f GenericPropertiesVerdict.xml
fi
pwd
ls -lh

echo
echo "--------------------"
echo "content from stdout:"
echo
echo "=== Data for post analysis generated by BenchKit (invocation template)"
echo
if [ "CTLFireability" = "UpperBounds" ] ; then
echo "The expected result is a vector of positive values"
echo NUM_VECTOR
elif [ "CTLFireability" != "StateSpace" ] ; then
echo "The expected result is a vector of booleans"
echo BOOL_VECTOR
else
echo "no data necessary for post analysis"
fi
echo
if [ -f "CTLFireability.txt" ] ; then
echo "here is the order used to build the result vector(from text file)"
for x in $(grep Property CTLFireability.txt | cut -d ' ' -f 2 | sort -u) ; do
echo "FORMULA_NAME $x"
done
elif [ -f "CTLFireability.xml" ] ; then # for cunf (txt files deleted;-)
echo echo "here is the order used to build the result vector(from xml file)"
for x in $(grep '' CTLFireability.xml | cut -d '>' -f 2 | cut -d '<' -f 1 | sort -u) ; do
echo "FORMULA_NAME $x"
done
elif [ "CTLFireability" = "ReachabilityDeadlock" ] || [ "CTLFireability" = "QuasiLiveness" ] || [ "CTLFireability" = "StableMarking" ] || [ "CTLFireability" = "Liveness" ] || [ "CTLFireability" = "OneSafe" ] ; then
echo "FORMULA_NAME CTLFireability"
fi
echo
echo "=== Now, execution of the tool begins"
echo
echo -n "BK_START "
date -u +%s%3N
echo
timeout -s 9 $BK_TIME_CONFINEMENT bash -c "/home/mcc/BenchKit/BenchKit_head.sh 2> STDERR ; echo ; echo -n \"BK_STOP \" ; date -u +%s%3N"
if [ $? -eq 137 ] ; then
echo
echo "BK_TIME_CONFINEMENT_REACHED"
fi
echo
echo "--------------------"
echo "content from stderr:"
echo
cat STDERR ;