About the Execution of LoLa+red for TwoPhaseLocking-PT-nC00500vN
Execution Summary | |||||
Max Memory Used (MB) |
Time wait (ms) | CPU Usage (ms) | I/O Wait (ms) | Computed Result | Execution Status |
2850.636 | 128892.00 | 122092.00 | 717.20 | ??T??FFFFTTFT?FT | normal |
Execution Chart
We display below the execution chart for this examination (boot time has been removed).
Trace from the execution
Formatting '/data/fkordon/mcc2023-input.r487-tall-167912703700874.qcow2', fmt=qcow2 size=4294967296 backing_file=/data/fkordon/mcc2023-input.qcow2 cluster_size=65536 lazy_refcounts=off refcount_bits=16
Waiting for the VM to be ready (probing ssh)
....................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................
=====================================================================
Generated by BenchKit 2-5348
Executing tool lolaxred
Input is TwoPhaseLocking-PT-nC00500vN, examination is CTLFireability
Time confinement is 3600 seconds
Memory confinement is 16384 MBytes
Number of cores is 4
Run identifier is r487-tall-167912703700874
=====================================================================
--------------------
preparation of the directory to be used:
/home/mcc/execution
total 444K
-rw-r--r-- 1 mcc users 5.7K Feb 25 17:44 CTLCardinality.txt
-rw-r--r-- 1 mcc users 51K Feb 25 17:44 CTLCardinality.xml
-rw-r--r-- 1 mcc users 5.4K Feb 25 17:43 CTLFireability.txt
-rw-r--r-- 1 mcc users 47K Feb 25 17:43 CTLFireability.xml
-rw-r--r-- 1 mcc users 4.0K Feb 25 17:23 LTLCardinality.txt
-rw-r--r-- 1 mcc users 26K Feb 25 17:23 LTLCardinality.xml
-rw-r--r-- 1 mcc users 2.3K Feb 25 17:23 LTLFireability.txt
-rw-r--r-- 1 mcc users 15K Feb 25 17:23 LTLFireability.xml
-rw-r--r-- 1 mcc users 15K Feb 25 17:45 ReachabilityCardinality.txt
-rw-r--r-- 1 mcc users 149K Feb 25 17:45 ReachabilityCardinality.xml
-rw-r--r-- 1 mcc users 8.1K Feb 25 17:45 ReachabilityFireability.txt
-rw-r--r-- 1 mcc users 66K Feb 25 17:45 ReachabilityFireability.xml
-rw-r--r-- 1 mcc users 1.8K Feb 25 17:23 UpperBounds.txt
-rw-r--r-- 1 mcc users 3.9K Feb 25 17:23 UpperBounds.xml
-rw-r--r-- 1 mcc users 6 Mar 5 18:23 equiv_col
-rw-r--r-- 1 mcc users 10 Mar 5 18:23 instance
-rw-r--r-- 1 mcc users 6 Mar 5 18:23 iscolored
-rw-r--r-- 1 mcc users 4.6K Mar 5 18:23 model.pnml
--------------------
content from stdout:
=== Data for post analysis generated by BenchKit (invocation template)
The expected result is a vector of booleans
BOOL_VECTOR
here is the order used to build the result vector(from text file)
FORMULA_NAME TwoPhaseLocking-PT-nC00500vN-CTLFireability-00
FORMULA_NAME TwoPhaseLocking-PT-nC00500vN-CTLFireability-01
FORMULA_NAME TwoPhaseLocking-PT-nC00500vN-CTLFireability-02
FORMULA_NAME TwoPhaseLocking-PT-nC00500vN-CTLFireability-03
FORMULA_NAME TwoPhaseLocking-PT-nC00500vN-CTLFireability-04
FORMULA_NAME TwoPhaseLocking-PT-nC00500vN-CTLFireability-05
FORMULA_NAME TwoPhaseLocking-PT-nC00500vN-CTLFireability-06
FORMULA_NAME TwoPhaseLocking-PT-nC00500vN-CTLFireability-07
FORMULA_NAME TwoPhaseLocking-PT-nC00500vN-CTLFireability-08
FORMULA_NAME TwoPhaseLocking-PT-nC00500vN-CTLFireability-09
FORMULA_NAME TwoPhaseLocking-PT-nC00500vN-CTLFireability-10
FORMULA_NAME TwoPhaseLocking-PT-nC00500vN-CTLFireability-11
FORMULA_NAME TwoPhaseLocking-PT-nC00500vN-CTLFireability-12
FORMULA_NAME TwoPhaseLocking-PT-nC00500vN-CTLFireability-13
FORMULA_NAME TwoPhaseLocking-PT-nC00500vN-CTLFireability-14
FORMULA_NAME TwoPhaseLocking-PT-nC00500vN-CTLFireability-15
=== Now, execution of the tool begins
BK_START 1679224552063
bash -c /home/mcc/BenchKit/BenchKit_head.sh 2> STDERR ; echo ; echo -n "BK_STOP " ; date -u +%s%3N
Invoking MCC driver with
BK_TOOL=lolaxred
BK_EXAMINATION=CTLFireability
BK_BIN_PATH=/home/mcc/BenchKit/bin/
BK_TIME_CONFINEMENT=3600
BK_INPUT=TwoPhaseLocking-PT-nC00500vN
Applying reductions before tool lola
Invoking reducer
Running Version 202303021504
[2023-03-19 11:15:53] [INFO ] Running its-tools with arguments : [-pnfolder, /home/mcc/execution, -examination, CTLFireability, -timeout, 360, -rebuildPNML]
[2023-03-19 11:15:53] [INFO ] Parsing pnml file : /home/mcc/execution/model.pnml
[2023-03-19 11:15:53] [INFO ] Load time of PNML (sax parser for PT used): 17 ms
[2023-03-19 11:15:53] [INFO ] Transformed 8 places.
[2023-03-19 11:15:53] [INFO ] Transformed 6 transitions.
[2023-03-19 11:15:53] [INFO ] Parsed PT model containing 8 places and 6 transitions and 18 arcs in 280 ms.
Parsed 16 properties from file /home/mcc/execution/CTLFireability.xml in 12 ms.
Initial state reduction rules removed 2 formulas.
FORMULA TwoPhaseLocking-PT-nC00500vN-CTLFireability-12 TRUE TECHNIQUES TOPOLOGICAL INITIAL_STATE
FORMULA TwoPhaseLocking-PT-nC00500vN-CTLFireability-15 TRUE TECHNIQUES TOPOLOGICAL INITIAL_STATE
Support contains 8 out of 8 places. Attempting structural reductions.
Starting structural reductions in LTL mode, iteration 0 : 8/8 places, 6/6 transitions.
Applied a total of 0 rules in 8 ms. Remains 8 /8 variables (removed 0) and now considering 6/6 (removed 0) transitions.
// Phase 1: matrix 6 rows 8 cols
[2023-03-19 11:15:54] [INFO ] Computed 3 place invariants in 6 ms
[2023-03-19 11:15:54] [INFO ] Implicit Places using invariants in 130 ms returned []
[2023-03-19 11:15:54] [INFO ] Invariant cache hit.
[2023-03-19 11:15:54] [INFO ] Implicit Places using invariants and state equation in 33 ms returned []
Implicit Place search using SMT with State Equation took 188 ms to find 0 implicit places.
[2023-03-19 11:15:54] [INFO ] Invariant cache hit.
[2023-03-19 11:15:54] [INFO ] Dead Transitions using invariants and state equation in 30 ms found 0 transitions.
Finished structural reductions in LTL mode , in 1 iterations and 228 ms. Remains : 8/8 places, 6/6 transitions.
Support contains 8 out of 8 places after structural reductions.
[2023-03-19 11:15:54] [INFO ] Flatten gal took : 13 ms
[2023-03-19 11:15:54] [INFO ] Flatten gal took : 4 ms
[2023-03-19 11:15:54] [INFO ] Input system was already deterministic with 6 transitions.
Finished random walk after 2514 steps, including 0 resets, run visited all 21 properties in 17 ms. (steps per millisecond=147 )
[2023-03-19 11:15:54] [INFO ] Flatten gal took : 2 ms
[2023-03-19 11:15:54] [INFO ] Flatten gal took : 2 ms
[2023-03-19 11:15:54] [INFO ] Input system was already deterministic with 6 transitions.
Computed a total of 0 stabilizing places and 0 stable transitions
Starting structural reductions in LTL mode, iteration 0 : 8/8 places, 6/6 transitions.
Applied a total of 0 rules in 1 ms. Remains 8 /8 variables (removed 0) and now considering 6/6 (removed 0) transitions.
Finished structural reductions in LTL mode , in 1 iterations and 1 ms. Remains : 8/8 places, 6/6 transitions.
[2023-03-19 11:15:54] [INFO ] Flatten gal took : 1 ms
[2023-03-19 11:15:54] [INFO ] Flatten gal took : 1 ms
[2023-03-19 11:15:54] [INFO ] Input system was already deterministic with 6 transitions.
Starting structural reductions in LTL mode, iteration 0 : 8/8 places, 6/6 transitions.
Applied a total of 0 rules in 1 ms. Remains 8 /8 variables (removed 0) and now considering 6/6 (removed 0) transitions.
Finished structural reductions in LTL mode , in 1 iterations and 1 ms. Remains : 8/8 places, 6/6 transitions.
[2023-03-19 11:15:54] [INFO ] Flatten gal took : 1 ms
[2023-03-19 11:15:54] [INFO ] Flatten gal took : 1 ms
[2023-03-19 11:15:54] [INFO ] Input system was already deterministic with 6 transitions.
Starting structural reductions in LTL mode, iteration 0 : 8/8 places, 6/6 transitions.
Applied a total of 0 rules in 0 ms. Remains 8 /8 variables (removed 0) and now considering 6/6 (removed 0) transitions.
Finished structural reductions in LTL mode , in 1 iterations and 0 ms. Remains : 8/8 places, 6/6 transitions.
[2023-03-19 11:15:54] [INFO ] Flatten gal took : 1 ms
[2023-03-19 11:15:54] [INFO ] Flatten gal took : 1 ms
[2023-03-19 11:15:54] [INFO ] Input system was already deterministic with 6 transitions.
Starting structural reductions in LTL mode, iteration 0 : 8/8 places, 6/6 transitions.
Applied a total of 0 rules in 0 ms. Remains 8 /8 variables (removed 0) and now considering 6/6 (removed 0) transitions.
Finished structural reductions in LTL mode , in 1 iterations and 0 ms. Remains : 8/8 places, 6/6 transitions.
[2023-03-19 11:15:54] [INFO ] Flatten gal took : 0 ms
[2023-03-19 11:15:54] [INFO ] Flatten gal took : 0 ms
[2023-03-19 11:15:54] [INFO ] Input system was already deterministic with 6 transitions.
Starting structural reductions in LTL mode, iteration 0 : 8/8 places, 6/6 transitions.
Applied a total of 0 rules in 0 ms. Remains 8 /8 variables (removed 0) and now considering 6/6 (removed 0) transitions.
Finished structural reductions in LTL mode , in 1 iterations and 1 ms. Remains : 8/8 places, 6/6 transitions.
[2023-03-19 11:15:54] [INFO ] Flatten gal took : 1 ms
[2023-03-19 11:15:54] [INFO ] Flatten gal took : 1 ms
[2023-03-19 11:15:54] [INFO ] Input system was already deterministic with 6 transitions.
Starting structural reductions in SI_CTL mode, iteration 0 : 8/8 places, 6/6 transitions.
Performed 1 Pre agglomeration using Quasi-Persistent + Divergent Free condition..
Pre-agglomeration after 0 with 1 Pre rules applied. Total rules applied 0 place count 8 transition count 5
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 0 with 2 rules applied. Total rules applied 2 place count 7 transition count 5
Applied a total of 2 rules in 3 ms. Remains 7 /8 variables (removed 1) and now considering 5/6 (removed 1) transitions.
Finished structural reductions in SI_CTL mode , in 1 iterations and 3 ms. Remains : 7/8 places, 5/6 transitions.
[2023-03-19 11:15:54] [INFO ] Flatten gal took : 0 ms
[2023-03-19 11:15:54] [INFO ] Flatten gal took : 0 ms
[2023-03-19 11:15:54] [INFO ] Input system was already deterministic with 5 transitions.
Starting structural reductions in SI_CTL mode, iteration 0 : 8/8 places, 6/6 transitions.
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Iterating post reduction 0 with 1 rules applied. Total rules applied 1 place count 8 transition count 5
Reduce places removed 1 places and 0 transitions.
Iterating post reduction 1 with 1 rules applied. Total rules applied 2 place count 7 transition count 5
Performed 1 Pre agglomeration using Quasi-Persistent + Divergent Free condition..
Pre-agglomeration after 2 with 1 Pre rules applied. Total rules applied 2 place count 7 transition count 4
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 2 with 2 rules applied. Total rules applied 4 place count 6 transition count 4
Applied a total of 4 rules in 1 ms. Remains 6 /8 variables (removed 2) and now considering 4/6 (removed 2) transitions.
Finished structural reductions in SI_CTL mode , in 1 iterations and 1 ms. Remains : 6/8 places, 4/6 transitions.
[2023-03-19 11:15:54] [INFO ] Flatten gal took : 1 ms
[2023-03-19 11:15:54] [INFO ] Flatten gal took : 1 ms
[2023-03-19 11:15:54] [INFO ] Input system was already deterministic with 4 transitions.
Starting structural reductions in SI_CTL mode, iteration 0 : 8/8 places, 6/6 transitions.
Drop transitions removed 1 transitions
Trivial Post-agglo rules discarded 1 transitions
Performed 1 trivial Post agglomeration. Transition count delta: 1
Iterating post reduction 0 with 1 rules applied. Total rules applied 1 place count 8 transition count 5
Reduce places removed 1 places and 0 transitions.
Iterating post reduction 1 with 1 rules applied. Total rules applied 2 place count 7 transition count 5
Applied a total of 2 rules in 4 ms. Remains 7 /8 variables (removed 1) and now considering 5/6 (removed 1) transitions.
Finished structural reductions in SI_CTL mode , in 1 iterations and 4 ms. Remains : 7/8 places, 5/6 transitions.
[2023-03-19 11:15:54] [INFO ] Flatten gal took : 1 ms
[2023-03-19 11:15:54] [INFO ] Flatten gal took : 1 ms
[2023-03-19 11:15:54] [INFO ] Input system was already deterministic with 5 transitions.
Finished random walk after 754 steps, including 0 resets, run visited all 1 properties in 2 ms. (steps per millisecond=377 )
FORMULA TwoPhaseLocking-PT-nC00500vN-CTLFireability-07 FALSE TECHNIQUES TOPOLOGICAL RANDOM_WALK
Starting structural reductions in LTL mode, iteration 0 : 8/8 places, 6/6 transitions.
Applied a total of 0 rules in 0 ms. Remains 8 /8 variables (removed 0) and now considering 6/6 (removed 0) transitions.
Finished structural reductions in LTL mode , in 1 iterations and 0 ms. Remains : 8/8 places, 6/6 transitions.
[2023-03-19 11:15:54] [INFO ] Flatten gal took : 1 ms
[2023-03-19 11:15:54] [INFO ] Flatten gal took : 1 ms
[2023-03-19 11:15:54] [INFO ] Input system was already deterministic with 6 transitions.
Starting structural reductions in LTL mode, iteration 0 : 8/8 places, 6/6 transitions.
Applied a total of 0 rules in 1 ms. Remains 8 /8 variables (removed 0) and now considering 6/6 (removed 0) transitions.
Finished structural reductions in LTL mode , in 1 iterations and 1 ms. Remains : 8/8 places, 6/6 transitions.
[2023-03-19 11:15:54] [INFO ] Flatten gal took : 1 ms
[2023-03-19 11:15:54] [INFO ] Flatten gal took : 1 ms
[2023-03-19 11:15:54] [INFO ] Input system was already deterministic with 6 transitions.
Starting structural reductions in LTL mode, iteration 0 : 8/8 places, 6/6 transitions.
Applied a total of 0 rules in 0 ms. Remains 8 /8 variables (removed 0) and now considering 6/6 (removed 0) transitions.
Finished structural reductions in LTL mode , in 1 iterations and 0 ms. Remains : 8/8 places, 6/6 transitions.
[2023-03-19 11:15:54] [INFO ] Flatten gal took : 1 ms
[2023-03-19 11:15:54] [INFO ] Flatten gal took : 1 ms
[2023-03-19 11:15:54] [INFO ] Input system was already deterministic with 6 transitions.
Starting structural reductions in LTL mode, iteration 0 : 8/8 places, 6/6 transitions.
Applied a total of 0 rules in 0 ms. Remains 8 /8 variables (removed 0) and now considering 6/6 (removed 0) transitions.
Finished structural reductions in LTL mode , in 1 iterations and 0 ms. Remains : 8/8 places, 6/6 transitions.
[2023-03-19 11:15:54] [INFO ] Flatten gal took : 1 ms
[2023-03-19 11:15:54] [INFO ] Flatten gal took : 1 ms
[2023-03-19 11:15:54] [INFO ] Input system was already deterministic with 6 transitions.
Starting structural reductions in SI_CTL mode, iteration 0 : 8/8 places, 6/6 transitions.
Performed 1 Pre agglomeration using Quasi-Persistent + Divergent Free condition..
Pre-agglomeration after 0 with 1 Pre rules applied. Total rules applied 0 place count 8 transition count 5
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 0 with 2 rules applied. Total rules applied 2 place count 7 transition count 5
Applied a total of 2 rules in 1 ms. Remains 7 /8 variables (removed 1) and now considering 5/6 (removed 1) transitions.
Finished structural reductions in SI_CTL mode , in 1 iterations and 1 ms. Remains : 7/8 places, 5/6 transitions.
[2023-03-19 11:15:54] [INFO ] Flatten gal took : 1 ms
[2023-03-19 11:15:54] [INFO ] Flatten gal took : 1 ms
[2023-03-19 11:15:54] [INFO ] Input system was already deterministic with 5 transitions.
Starting structural reductions in SI_CTL mode, iteration 0 : 8/8 places, 6/6 transitions.
Performed 1 Pre agglomeration using Quasi-Persistent + Divergent Free condition..
Pre-agglomeration after 0 with 1 Pre rules applied. Total rules applied 0 place count 8 transition count 5
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 0 with 2 rules applied. Total rules applied 2 place count 7 transition count 5
Applied a total of 2 rules in 1 ms. Remains 7 /8 variables (removed 1) and now considering 5/6 (removed 1) transitions.
Finished structural reductions in SI_CTL mode , in 1 iterations and 1 ms. Remains : 7/8 places, 5/6 transitions.
[2023-03-19 11:15:54] [INFO ] Flatten gal took : 1 ms
[2023-03-19 11:15:54] [INFO ] Flatten gal took : 1 ms
[2023-03-19 11:15:54] [INFO ] Input system was already deterministic with 5 transitions.
[2023-03-19 11:15:54] [INFO ] Flatten gal took : 1 ms
[2023-03-19 11:15:54] [INFO ] Flatten gal took : 2 ms
[2023-03-19 11:15:54] [INFO ] Export to MCC of 13 properties in file /home/mcc/execution/CTLFireability.sr.xml took 2 ms.
[2023-03-19 11:15:54] [INFO ] Export to PNML in file /home/mcc/execution/model.sr.pnml of net with 8 places, 6 transitions and 18 arcs took 0 ms.
Total runtime 967 ms.
There are residual formulas that ITS could not solve within timeout
starting LoLA
BK_INPUT TwoPhaseLocking-PT-nC00500vN
BK_EXAMINATION: CTLFireability
bin directory: /home/mcc/BenchKit/bin//../reducer/bin//../../lola/bin/
current directory: /home/mcc/execution/374
CTLFireability
FORMULA TwoPhaseLocking-PT-nC00500vN-CTLFireability-11 FALSE TECHNIQUES COLLATERAL_PROCESSING EXPLICIT TOPOLOGICAL STATE_COMPRESSION STUBBORN_SETS USE_NUPN UNFOLDING_TO_PT
FORMULA TwoPhaseLocking-PT-nC00500vN-CTLFireability-10 TRUE TECHNIQUES COLLATERAL_PROCESSING EXPLICIT TOPOLOGICAL STATE_COMPRESSION STUBBORN_SETS USE_NUPN UNFOLDING_TO_PT
FORMULA TwoPhaseLocking-PT-nC00500vN-CTLFireability-09 TRUE TECHNIQUES COLLATERAL_PROCESSING EXPLICIT TOPOLOGICAL STATE_COMPRESSION STUBBORN_SETS USE_NUPN UNFOLDING_TO_PT
FORMULA TwoPhaseLocking-PT-nC00500vN-CTLFireability-08 FALSE TECHNIQUES COLLATERAL_PROCESSING EXPLICIT TOPOLOGICAL STATE_COMPRESSION STUBBORN_SETS USE_NUPN UNFOLDING_TO_PT
FORMULA TwoPhaseLocking-PT-nC00500vN-CTLFireability-06 FALSE TECHNIQUES COLLATERAL_PROCESSING EXPLICIT TOPOLOGICAL STATE_COMPRESSION STUBBORN_SETS USE_NUPN UNFOLDING_TO_PT
FORMULA TwoPhaseLocking-PT-nC00500vN-CTLFireability-05 FALSE TECHNIQUES COLLATERAL_PROCESSING EXPLICIT TOPOLOGICAL STATE_COMPRESSION STUBBORN_SETS USE_NUPN UNFOLDING_TO_PT
FORMULA TwoPhaseLocking-PT-nC00500vN-CTLFireability-02 TRUE TECHNIQUES COLLATERAL_PROCESSING EXPLICIT TOPOLOGICAL STATE_COMPRESSION STUBBORN_SETS USE_NUPN UNFOLDING_TO_PT
FORMULA TwoPhaseLocking-PT-nC00500vN-CTLFireability-14 FALSE TECHNIQUES COLLATERAL_PROCESSING EXPLICIT TOPOLOGICAL STATE_COMPRESSION STUBBORN_SETS USE_NUPN UNFOLDING_TO_PT
BK_STOP 1679224680955
--------------------
content from stderr:
+ ulimit -s 65536
+ [[ -z '' ]]
+ export LTSMIN_MEM_SIZE=8589934592
+ LTSMIN_MEM_SIZE=8589934592
+ export PYTHONPATH=/home/mcc/BenchKit/itstools/pylibs
+ PYTHONPATH=/home/mcc/BenchKit/itstools/pylibs
+ export LD_LIBRARY_PATH=/home/mcc/BenchKit/itstools/pylibs:
+ LD_LIBRARY_PATH=/home/mcc/BenchKit/itstools/pylibs:
++ sed s/.jar//
++ perl -pe 's/.*\.//g'
++ ls /home/mcc/BenchKit/bin//../reducer/bin//../../itstools//itstools/plugins/fr.lip6.move.gal.application.pnmcc_1.0.0.202303021504.jar
+ VERSION=202303021504
+ echo 'Running Version 202303021504'
+ /home/mcc/BenchKit/bin//../reducer/bin//../../itstools//itstools/its-tools -pnfolder /home/mcc/execution -examination CTLFireability -timeout 360 -rebuildPNML
lola: MEM LIMIT 32
lola: MEM LIMIT 5
lola: NET
lola: input: PNML file (--pnmlnet)
lola: reading net from /home/mcc/execution/374/model.pnml
lola: reading pnml
lola: PNML file contains place/transition net
lola: finished parsing
lola: closed net file /home/mcc/execution/374/model.pnml
lola: Reading formula.
lola: Using XML format (--xmlformula)
lola: reading XML formula
lola: reading formula from /home/mcc/execution/374/CTLFireability.xml
lola: rewrite Frontend/Parser/formula_rewrite.k:547
lola: rewrite Frontend/Parser/formula_rewrite.k:547
lola: rewrite Frontend/Parser/formula_rewrite.k:394
lola: rewrite Frontend/Parser/formula_rewrite.k:325
lola: rewrite Frontend/Parser/formula_rewrite.k:337
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:550
lola: rewrite Frontend/Parser/formula_rewrite.k:325
lola: rewrite Frontend/Parser/formula_rewrite.k:337
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:250
lola: RELEASE
lola: RELEASE
lola: RELEASE
lola: RELEASE
lola: RELEASE
lola: rewrite Frontend/Parser/formula_rewrite.k:325
lola: rewrite Frontend/Parser/formula_rewrite.k:331
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:547
lola: rewrite Frontend/Parser/formula_rewrite.k:322
lola: rewrite Frontend/Parser/formula_rewrite.k:337
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: RELEASE
lola: rewrite Frontend/Parser/formula_rewrite.k:322
lola: rewrite Frontend/Parser/formula_rewrite.k:337
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:325
lola: rewrite Frontend/Parser/formula_rewrite.k:334
lola: rewrite Frontend/Parser/formula_rewrite.k:325
lola: rewrite Frontend/Parser/formula_rewrite.k:340
lola: rewrite Frontend/Parser/formula_rewrite.k:299
lola: rewrite Frontend/Parser/formula_rewrite.k:299
lola: rewrite Frontend/Parser/formula_rewrite.k:325
lola: rewrite Frontend/Parser/formula_rewrite.k:334
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:322
lola: rewrite Frontend/Parser/formula_rewrite.k:334
lola: rewrite Frontend/Parser/formula_rewrite.k:322
lola: rewrite Frontend/Parser/formula_rewrite.k:328
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:317
lola: rewrite Frontend/Parser/formula_rewrite.k:325
lola: rewrite Frontend/Parser/formula_rewrite.k:334
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:544
lola: rewrite Frontend/Parser/formula_rewrite.k:397
lola: rewrite Frontend/Parser/formula_rewrite.k:475
lola: rewrite Frontend/Parser/formula_rewrite.k:250
lola: rewrite Frontend/Parser/formula_rewrite.k:415
lola: rewrite Frontend/Parser/formula_rewrite.k:150
lola: rewrite Frontend/Parser/formula_rewrite.k:317
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:314
lola: rewrite Frontend/Parser/formula_rewrite.k:325
lola: rewrite Frontend/Parser/formula_rewrite.k:334
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:322
lola: rewrite Frontend/Parser/formula_rewrite.k:337
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:317
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:322
lola: rewrite Frontend/Parser/formula_rewrite.k:334
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:250
lola: rewrite Frontend/Parser/formula_rewrite.k:250
lola: rewrite Frontend/Parser/formula_rewrite.k:250
lola: RELEASE
lola: rewrite Frontend/Parser/formula_rewrite.k:322
lola: rewrite Frontend/Parser/formula_rewrite.k:337
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: RELEASE
lola: rewrite Frontend/Parser/formula_rewrite.k:322
lola: rewrite Frontend/Parser/formula_rewrite.k:337
lola: rewrite Frontend/Parser/formula_rewrite.k:325
lola: rewrite Frontend/Parser/formula_rewrite.k:331
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:314
lola: rewrite Frontend/Parser/formula_rewrite.k:317
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:325
lola: rewrite Frontend/Parser/formula_rewrite.k:328
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:322
lola: rewrite Frontend/Parser/formula_rewrite.k:331
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: RELEASE
lola: Created skeleton in 0.000000 secs.
lola: Created skeleton in 0.000000 secs.
lola: Created skeleton in 0.000000 secs.
lola: Created skeleton in 0.000000 secs.
lola: Rule S: 0 transitions removed,0 places removed
lola: Created skeleton in 0.000000 secs.
lola: Created skeleton in 0.000000 secs.
lola: Created skeleton in 0.000000 secs.
lola: Created skeleton in 0.000000 secs.
lola: rewrite Frontend/Parser/formula_rewrite.k:714
lola: rewrite Frontend/Parser/formula_rewrite.k:711
lola: rewrite Frontend/Parser/formula_rewrite.k:807
lola: rewrite Frontend/Parser/formula_rewrite.k:813
lola: rewrite Frontend/Parser/formula_rewrite.k:806
lola: LAUNCH task # 17 (type EXCL) for 0 TwoPhaseLocking-PT-nC00500vN-CTLFireability-00
lola: time limit : 120 sec
lola: memory limit: 32 pages
lola: rewrite Frontend/Parser/formula_rewrite.k:813
lola: rewrite Frontend/Parser/formula_rewrite.k:809
lola: rewrite Frontend/Parser/formula_rewrite.k:807
lola: rewrite Frontend/Parser/formula_rewrite.k:814
lola: rewrite Frontend/Parser/formula_rewrite.k:812
lola: rewrite Frontend/Parser/formula_rewrite.k:810
lola: rewrite Frontend/Parser/formula_rewrite.k:811
lola: rewrite Frontend/Parser/formula_rewrite.k:807
lola: rewrite Frontend/Parser/formula_rewrite.k:813
lola: rewrite Frontend/Parser/formula_rewrite.k:806
lola: rewrite Frontend/Parser/formula_rewrite.k:813
lola: rewrite Frontend/Parser/formula_rewrite.k:806
lola: rewrite Frontend/Parser/formula_rewrite.k:807
lola: rewrite Frontend/Parser/formula_rewrite.k:812
lola: rewrite Frontend/Parser/formula_rewrite.k:814
lola: rewrite Frontend/Parser/formula_rewrite.k:711
lola: rewrite Frontend/Parser/formula_rewrite.k:815
lola: rewrite Frontend/Parser/formula_rewrite.k:811
lola: rewrite Frontend/Parser/formula_rewrite.k:812
lola: rewrite Frontend/Parser/formula_rewrite.k:806
lola: rewrite Frontend/Parser/formula_rewrite.k:807
lola: rewrite Frontend/Parser/formula_rewrite.k:813
lola: rewrite Frontend/Parser/formula_rewrite.k:806
lola: rewrite Frontend/Parser/formula_rewrite.k:737
lola: rewrite Frontend/Parser/formula_rewrite.k:693
lola: rewrite Frontend/Parser/formula_rewrite.k:788
lola: rewrite Frontend/Parser/formula_rewrite.k:788
lola: rewrite Frontend/Parser/formula_rewrite.k:813
lola: rewrite Frontend/Parser/formula_rewrite.k:812
lola: rewrite Frontend/Parser/formula_rewrite.k:813
lola: rewrite Frontend/Parser/formula_rewrite.k:806
lola: rewrite Frontend/Parser/formula_rewrite.k:806
lola: rewrite Frontend/Parser/formula_rewrite.k:807
lola: rewrite Frontend/Parser/formula_rewrite.k:814
lola: rewrite Frontend/Parser/formula_rewrite.k:813
lola: rewrite Frontend/Parser/formula_rewrite.k:814
lola: rewrite Frontend/Parser/formula_rewrite.k:808
lola: rewrite Frontend/Parser/formula_rewrite.k:811
lola: rewrite Frontend/Parser/formula_rewrite.k:813
lola: rewrite Frontend/Parser/formula_rewrite.k:806
lola: rewrite Frontend/Parser/formula_rewrite.k:806
lola: rewrite Frontend/Parser/formula_rewrite.k:809
lola: rewrite Frontend/Parser/formula_rewrite.k:814
lola: rewrite Frontend/Parser/formula_rewrite.k:809
lola: rewrite Frontend/Parser/formula_rewrite.k:808
lola: rewrite Frontend/Parser/formula_rewrite.k:754
lola: rewrite Frontend/Parser/formula_rewrite.k:787
lola: rewrite Frontend/Parser/formula_rewrite.k:711
lola: rewrite Frontend/Parser/formula_rewrite.k:711
lola: LAUNCH task # 64 (type FNDP) for 0 TwoPhaseLocking-PT-nC00500vN-CTLFireability-00
lola: time limit : 32000000 sec
lola: memory limit: 5 pages
lola: LAUNCH task # 65 (type EQUN) for 0 TwoPhaseLocking-PT-nC00500vN-CTLFireability-00
lola: time limit : 32000000 sec
lola: memory limit: 5 pages
lola: rewrite Frontend/Parser/formula_rewrite.k:711
lola: LAUNCH task # 69 (type SRCH) for 0 TwoPhaseLocking-PT-nC00500vN-CTLFireability-00
lola: time limit : 32000000 sec
lola: memory limit: 5 pages
lola: Created skeleton in 0.000000 secs.
lola: rewrite Frontend/Parser/formula_rewrite.k:711
lola: rewrite Frontend/Parser/formula_rewrite.k:711
lola: Created skeleton in 0.000000 secs.
lola: FINISHED task # 69 (type SRCH) for TwoPhaseLocking-PT-nC00500vN-CTLFireability-00
lola: result : true
lola: markings : 2
lola: fired transitions : 1
lola: time used : 0.000000
lola: memory pages used : 1
lola: CANCELED task # 64 (type FNDP) for TwoPhaseLocking-PT-nC00500vN-CTLFireability-00 (obsolete)
lola: CANCELED task # 65 (type EQUN) for TwoPhaseLocking-PT-nC00500vN-CTLFireability-00 (obsolete)
lola: Created skeleton in 0.000000 secs.
lola: Created skeleton in 0.000000 secs.
lola: rewrite Frontend/Parser/formula_rewrite.k:711
lola: rewrite Frontend/Parser/formula_rewrite.k:711
lola: rewrite Frontend/Parser/formula_rewrite.k:711
lola: LAUNCH task # 73 (type FNDP) for 0 TwoPhaseLocking-PT-nC00500vN-CTLFireability-00
lola: time limit : 32000000 sec
lola: memory limit: 5 pages
lola: LAUNCH task # 74 (type EQUN) for 0 TwoPhaseLocking-PT-nC00500vN-CTLFireability-00
lola: time limit : 32000000 sec
lola: memory limit: 5 pages
lola: LAUNCH task # 76 (type SRCH) for 0 TwoPhaseLocking-PT-nC00500vN-CTLFireability-00
lola: time limit : 32000000 sec
lola: memory limit: 5 pages
lola: rewrite Frontend/Parser/formula_rewrite.k:711
lola: Created skeleton in 0.000000 secs.
lola: FINISHED task # 76 (type SRCH) for TwoPhaseLocking-PT-nC00500vN-CTLFireability-00
lola: result : unknown
lola: time used : 0.000000
lola: memory pages used : 1
lola: Created skeleton in 0.000000 secs.
lola: FINISHED task # 73 (type FNDP) for TwoPhaseLocking-PT-nC00500vN-CTLFireability-00
lola: result : true
lola: tried executions : 1
lola: time used : 0.000000
lola: memory pages used : 0
lola: CANCELED task # 74 (type EQUN) for TwoPhaseLocking-PT-nC00500vN-CTLFireability-00 (obsolete)
lola: FINISHED task # 64 (type FNDP) for TwoPhaseLocking-PT-nC00500vN-CTLFireability-00
lola: result : true
lola: tried executions : 1
lola: time used : 0.000000
lola: memory pages used : 0
lola: Created skeleton in 0.000000 secs.
sara: try reading problem file /home/mcc/execution/374/CTLFireability-65.sara.
lola: rewrite Frontend/Parser/formula_rewrite.k:813
lola: rewrite Frontend/Parser/formula_rewrite.k:811
lola: rewrite Frontend/Parser/formula_rewrite.k:808
lola: rewrite Frontend/Parser/formula_rewrite.k:810
lola: rewrite Frontend/Parser/formula_rewrite.k:811
lola: rewrite Frontend/Parser/formula_rewrite.k:810
lola: rewrite Frontend/Parser/formula_rewrite.k:808
lola: rewrite Frontend/Parser/formula_rewrite.k:806
lola: Created skeleton in 0.000000 secs.
sara: try reading problem file /home/mcc/execution/374/CTLFireability-74.sara.
lola: Created skeleton in 0.000000 secs.
lola: rewrite Frontend/Parser/formula_rewrite.k:814
lola: rewrite Frontend/Parser/formula_rewrite.k:812
lola: rewrite Frontend/Parser/formula_rewrite.k:808
lola: rewrite Frontend/Parser/formula_rewrite.k:809
lola: rewrite Frontend/Parser/formula_rewrite.k:813
lola: rewrite Frontend/Parser/formula_rewrite.k:812
lola: rewrite Frontend/Parser/formula_rewrite.k:813
lola: rewrite Frontend/Parser/formula_rewrite.k:809
lola: rewrite Frontend/Parser/formula_rewrite.k:806
lola: rewrite Frontend/Parser/formula_rewrite.k:807
lola: rewrite Frontend/Parser/formula_rewrite.k:814
lola: rewrite Frontend/Parser/formula_rewrite.k:806
lola: rewrite Frontend/Parser/formula_rewrite.k:809
lola: Created skeleton in 0.000000 secs.
lola: Created skeleton in 0.000000 secs.
lola: FINISHED task # 65 (type EQUN) for TwoPhaseLocking-PT-nC00500vN-CTLFireability-00
lola: result : true
lola: rewrite Frontend/Parser/formula_rewrite.k:813
lola: rewrite Frontend/Parser/formula_rewrite.k:813
lola: rewrite Frontend/Parser/formula_rewrite.k:809
lola: rewrite Frontend/Parser/formula_rewrite.k:813
lola: rewrite Frontend/Parser/formula_rewrite.k:807
lola: rewrite Frontend/Parser/formula_rewrite.k:807
lola: rewrite Frontend/Parser/formula_rewrite.k:807
lola: rewrite Frontend/Parser/formula_rewrite.k:812
lola: rewrite Frontend/Parser/formula_rewrite.k:810
lola: rewrite Frontend/Parser/formula_rewrite.k:807
lola: rewrite Frontend/Parser/formula_rewrite.k:807
lola: rewrite Frontend/Parser/formula_rewrite.k:809
lola: FINISHED task # 74 (type EQUN) for TwoPhaseLocking-PT-nC00500vN-CTLFireability-00
lola: result : true
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
TwoPhaseLocking-PT-nC00500vN-CTLFireability-00: CONJ 0 0 1 0 11 0 0 7
TwoPhaseLocking-PT-nC00500vN-CTLFireability-01: CTL 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-02: CONJ 0 3 0 0 3 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-03: CTL 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-04: CTL 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-05: EG 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-06: EG 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-08: CTL 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-09: CTL 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-10: CTL 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-11: CTL 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-13: CTL 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-14: CTL 0 1 0 0 1 0 0 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
17 CTL EXCL 5/240 6/32 TwoPhaseLocking-PT-nC00500vN-CTLFireability-00 1370032 m, 274006 m/sec, 6942500 t fired, .
Time elapsed: 5 secs. Pages in use: 6
# running tasks: 1 of 4 Visible: 13
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
TwoPhaseLocking-PT-nC00500vN-CTLFireability-00: CONJ 0 0 1 0 11 0 0 7
TwoPhaseLocking-PT-nC00500vN-CTLFireability-01: CTL 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-02: CONJ 0 3 0 0 3 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-03: CTL 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-04: CTL 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-05: EG 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-06: EG 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-08: CTL 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-09: CTL 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-10: CTL 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-11: CTL 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-13: CTL 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-14: CTL 0 1 0 0 1 0 0 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
17 CTL EXCL 10/240 11/32 TwoPhaseLocking-PT-nC00500vN-CTLFireability-00 2545587 m, 235111 m/sec, 13026603 t fired, .
Time elapsed: 10 secs. Pages in use: 11
# running tasks: 1 of 4 Visible: 13
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
TwoPhaseLocking-PT-nC00500vN-CTLFireability-00: CONJ 0 0 1 0 11 0 0 7
TwoPhaseLocking-PT-nC00500vN-CTLFireability-01: CTL 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-02: CONJ 0 3 0 0 3 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-03: CTL 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-04: CTL 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-05: EG 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-06: EG 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-08: CTL 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-09: CTL 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-10: CTL 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-11: CTL 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-13: CTL 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-14: CTL 0 1 0 0 1 0 0 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
17 CTL EXCL 15/240 15/32 TwoPhaseLocking-PT-nC00500vN-CTLFireability-00 3725415 m, 235965 m/sec, 19167569 t fired, .
Time elapsed: 15 secs. Pages in use: 15
# running tasks: 1 of 4 Visible: 13
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
TwoPhaseLocking-PT-nC00500vN-CTLFireability-00: CONJ 0 0 1 0 11 0 0 7
TwoPhaseLocking-PT-nC00500vN-CTLFireability-01: CTL 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-02: CONJ 0 3 0 0 3 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-03: CTL 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-04: CTL 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-05: EG 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-06: EG 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-08: CTL 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-09: CTL 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-10: CTL 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-11: CTL 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-13: CTL 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-14: CTL 0 1 0 0 1 0 0 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
17 CTL EXCL 20/240 20/32 TwoPhaseLocking-PT-nC00500vN-CTLFireability-00 4883674 m, 231651 m/sec, 25214003 t fired, .
Time elapsed: 20 secs. Pages in use: 20
# running tasks: 1 of 4 Visible: 13
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
TwoPhaseLocking-PT-nC00500vN-CTLFireability-00: CONJ 0 0 1 0 11 0 0 7
TwoPhaseLocking-PT-nC00500vN-CTLFireability-01: CTL 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-02: CONJ 0 3 0 0 3 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-03: CTL 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-04: CTL 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-05: EG 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-06: EG 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-08: CTL 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-09: CTL 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-10: CTL 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-11: CTL 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-13: CTL 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-14: CTL 0 1 0 0 1 0 0 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
17 CTL EXCL 25/240 25/32 TwoPhaseLocking-PT-nC00500vN-CTLFireability-00 6023766 m, 228018 m/sec, 31183605 t fired, .
Time elapsed: 25 secs. Pages in use: 25
# running tasks: 1 of 4 Visible: 13
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
TwoPhaseLocking-PT-nC00500vN-CTLFireability-00: CONJ 0 0 1 0 11 0 0 7
TwoPhaseLocking-PT-nC00500vN-CTLFireability-01: CTL 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-02: CONJ 0 3 0 0 3 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-03: CTL 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-04: CTL 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-05: EG 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-06: EG 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-08: CTL 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-09: CTL 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-10: CTL 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-11: CTL 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-13: CTL 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-14: CTL 0 1 0 0 1 0 0 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
17 CTL EXCL 30/240 29/32 TwoPhaseLocking-PT-nC00500vN-CTLFireability-00 7184377 m, 232122 m/sec, 37262807 t fired, .
Time elapsed: 30 secs. Pages in use: 29
# running tasks: 1 of 4 Visible: 13
lola: CANCELED task # 17 (type EXCL) for TwoPhaseLocking-PT-nC00500vN-CTLFireability-00 (memory limit exceeded)
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
TwoPhaseLocking-PT-nC00500vN-CTLFireability-00: CONJ 0 0 0 0 11 0 1 7
TwoPhaseLocking-PT-nC00500vN-CTLFireability-01: CTL 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-02: CONJ 0 3 0 0 3 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-03: CTL 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-04: CTL 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-05: EG 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-06: EG 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-08: CTL 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-09: CTL 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-10: CTL 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-11: CTL 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-13: CTL 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-14: CTL 0 1 0 0 1 0 0 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
Time elapsed: 35 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 13
lola: LAUNCH task # 68 (type EXCL) for 22 TwoPhaseLocking-PT-nC00500vN-CTLFireability-02
lola: time limit : 254 sec
lola: memory limit: 32 pages
lola: FINISHED task # 68 (type EXCL) for TwoPhaseLocking-PT-nC00500vN-CTLFireability-02
lola: result : false
lola: time used : 0.000000
lola: memory pages used : 1
lola: LAUNCH task # 55 (type EXCL) for 54 TwoPhaseLocking-PT-nC00500vN-CTLFireability-11
lola: time limit : 274 sec
lola: memory limit: 32 pages
lola: FINISHED task # 55 (type EXCL) for TwoPhaseLocking-PT-nC00500vN-CTLFireability-11
lola: result : false
lola: markings : 1994
lola: fired transitions : 1998
lola: time used : 0.000000
lola: memory pages used : 1
lola: LAUNCH task # 52 (type EXCL) for 51 TwoPhaseLocking-PT-nC00500vN-CTLFireability-10
lola: time limit : 297 sec
lola: memory limit: 32 pages
lola: FINISHED task # 52 (type EXCL) for TwoPhaseLocking-PT-nC00500vN-CTLFireability-10
lola: result : true
lola: markings : 5
lola: fired transitions : 9
lola: time used : 0.000000
lola: memory pages used : 1
lola: LAUNCH task # 49 (type EXCL) for 48 TwoPhaseLocking-PT-nC00500vN-CTLFireability-09
lola: time limit : 324 sec
lola: memory limit: 32 pages
lola: FINISHED task # 49 (type EXCL) for TwoPhaseLocking-PT-nC00500vN-CTLFireability-09
lola: result : true
lola: markings : 1
lola: fired transitions : 2
lola: time used : 0.000000
lola: memory pages used : 1
lola: LAUNCH task # 46 (type EXCL) for 45 TwoPhaseLocking-PT-nC00500vN-CTLFireability-08
lola: time limit : 356 sec
lola: memory limit: 32 pages
lola: FINISHED task # 46 (type EXCL) for TwoPhaseLocking-PT-nC00500vN-CTLFireability-08
lola: result : false
lola: markings : 1748
lola: fired transitions : 3496
lola: time used : 0.000000
lola: memory pages used : 1
lola: LAUNCH task # 37 (type EXCL) for 36 TwoPhaseLocking-PT-nC00500vN-CTLFireability-04
lola: time limit : 396 sec
lola: memory limit: 32 pages
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
TwoPhaseLocking-PT-nC00500vN-CTLFireability-08: CTL false CTL model checker
TwoPhaseLocking-PT-nC00500vN-CTLFireability-09: CTL true CTL model checker
TwoPhaseLocking-PT-nC00500vN-CTLFireability-10: CTL true CTL model checker
TwoPhaseLocking-PT-nC00500vN-CTLFireability-11: CTL false CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
TwoPhaseLocking-PT-nC00500vN-CTLFireability-00: CONJ 0 0 0 0 11 0 1 7
TwoPhaseLocking-PT-nC00500vN-CTLFireability-01: CTL 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-02: CONJ 0 2 0 0 4 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-03: CTL 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-04: CTL 0 0 1 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-05: EG 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-06: EG 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-13: CTL 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-14: CTL 0 1 0 0 1 0 0 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 CTL EXCL 5/396 12/32 TwoPhaseLocking-PT-nC00500vN-CTLFireability-04 2849528 m, 569905 m/sec, 8406702 t fired, .
Time elapsed: 40 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 13
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
TwoPhaseLocking-PT-nC00500vN-CTLFireability-08: CTL false CTL model checker
TwoPhaseLocking-PT-nC00500vN-CTLFireability-09: CTL true CTL model checker
TwoPhaseLocking-PT-nC00500vN-CTLFireability-10: CTL true CTL model checker
TwoPhaseLocking-PT-nC00500vN-CTLFireability-11: CTL false CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
TwoPhaseLocking-PT-nC00500vN-CTLFireability-00: CONJ 0 0 0 0 11 0 1 7
TwoPhaseLocking-PT-nC00500vN-CTLFireability-01: CTL 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-02: CONJ 0 2 0 0 4 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-03: CTL 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-04: CTL 0 0 1 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-05: EG 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-06: EG 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-13: CTL 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-14: CTL 0 1 0 0 1 0 0 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 CTL EXCL 10/396 21/32 TwoPhaseLocking-PT-nC00500vN-CTLFireability-04 5032056 m, 436505 m/sec, 14962386 t fired, .
Time elapsed: 45 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 13
lola: CANCELED task # 37 (type EXCL) for TwoPhaseLocking-PT-nC00500vN-CTLFireability-04 (memory limit exceeded)
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
TwoPhaseLocking-PT-nC00500vN-CTLFireability-08: CTL false CTL model checker
TwoPhaseLocking-PT-nC00500vN-CTLFireability-09: CTL true CTL model checker
TwoPhaseLocking-PT-nC00500vN-CTLFireability-10: CTL true CTL model checker
TwoPhaseLocking-PT-nC00500vN-CTLFireability-11: CTL false CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
TwoPhaseLocking-PT-nC00500vN-CTLFireability-00: CONJ 0 0 0 0 11 0 1 7
TwoPhaseLocking-PT-nC00500vN-CTLFireability-01: CTL 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-02: CONJ 0 2 0 0 4 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-03: CTL 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-04: CTL 0 0 0 0 1 0 1 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-05: EG 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-06: EG 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-13: CTL 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-14: CTL 0 1 0 0 1 0 0 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
Time elapsed: 50 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 13
lola: LAUNCH task # 34 (type EXCL) for 33 TwoPhaseLocking-PT-nC00500vN-CTLFireability-03
lola: time limit : 443 sec
lola: memory limit: 32 pages
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
TwoPhaseLocking-PT-nC00500vN-CTLFireability-08: CTL false CTL model checker
TwoPhaseLocking-PT-nC00500vN-CTLFireability-09: CTL true CTL model checker
TwoPhaseLocking-PT-nC00500vN-CTLFireability-10: CTL true CTL model checker
TwoPhaseLocking-PT-nC00500vN-CTLFireability-11: CTL false CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
TwoPhaseLocking-PT-nC00500vN-CTLFireability-00: CONJ 0 0 0 0 11 0 1 7
TwoPhaseLocking-PT-nC00500vN-CTLFireability-01: CTL 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-02: CONJ 0 2 0 0 4 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-03: CTL 0 0 1 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-04: CTL 0 0 0 0 1 0 1 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-05: EG 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-06: EG 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-13: CTL 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-14: CTL 0 1 0 0 1 0 0 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
34 CTL EXCL 5/443 29/32 TwoPhaseLocking-PT-nC00500vN-CTLFireability-03 6900755 m, 1380151 m/sec, 7040808 t fired, .
Time elapsed: 55 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 13
lola: CANCELED task # 34 (type EXCL) for TwoPhaseLocking-PT-nC00500vN-CTLFireability-03 (memory limit exceeded)
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
TwoPhaseLocking-PT-nC00500vN-CTLFireability-08: CTL false CTL model checker
TwoPhaseLocking-PT-nC00500vN-CTLFireability-09: CTL true CTL model checker
TwoPhaseLocking-PT-nC00500vN-CTLFireability-10: CTL true CTL model checker
TwoPhaseLocking-PT-nC00500vN-CTLFireability-11: CTL false CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
TwoPhaseLocking-PT-nC00500vN-CTLFireability-00: CONJ 0 0 0 0 11 0 1 7
TwoPhaseLocking-PT-nC00500vN-CTLFireability-01: CTL 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-02: CONJ 0 2 0 0 4 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-03: CTL 0 0 0 0 1 0 1 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-04: CTL 0 0 0 0 1 0 1 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-05: EG 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-06: EG 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-13: CTL 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-14: CTL 0 1 0 0 1 0 0 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
Time elapsed: 60 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 13
lola: LAUNCH task # 29 (type EXCL) for 22 TwoPhaseLocking-PT-nC00500vN-CTLFireability-02
lola: time limit : 505 sec
lola: memory limit: 32 pages
lola: FINISHED task # 29 (type EXCL) for TwoPhaseLocking-PT-nC00500vN-CTLFireability-02
lola: result : true
lola: markings : 1
lola: fired transitions : 1
lola: time used : 0.000000
lola: memory pages used : 1
lola: LAUNCH task # 20 (type EXCL) for 19 TwoPhaseLocking-PT-nC00500vN-CTLFireability-01
lola: time limit : 590 sec
lola: memory limit: 32 pages
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
TwoPhaseLocking-PT-nC00500vN-CTLFireability-08: CTL false CTL model checker
TwoPhaseLocking-PT-nC00500vN-CTLFireability-09: CTL true CTL model checker
TwoPhaseLocking-PT-nC00500vN-CTLFireability-10: CTL true CTL model checker
TwoPhaseLocking-PT-nC00500vN-CTLFireability-11: CTL false CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
TwoPhaseLocking-PT-nC00500vN-CTLFireability-00: CONJ 0 0 0 0 11 0 1 7
TwoPhaseLocking-PT-nC00500vN-CTLFireability-01: CTL 0 0 1 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-02: CONJ 0 1 0 0 5 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-03: CTL 0 0 0 0 1 0 1 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-04: CTL 0 0 0 0 1 0 1 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-05: EG 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-06: EG 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-13: CTL 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-14: CTL 0 1 0 0 1 0 0 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
20 CTL EXCL 5/590 6/32 TwoPhaseLocking-PT-nC00500vN-CTLFireability-01 1276311 m, 255262 m/sec, 6166177 t fired, .
Time elapsed: 65 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 13
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
TwoPhaseLocking-PT-nC00500vN-CTLFireability-08: CTL false CTL model checker
TwoPhaseLocking-PT-nC00500vN-CTLFireability-09: CTL true CTL model checker
TwoPhaseLocking-PT-nC00500vN-CTLFireability-10: CTL true CTL model checker
TwoPhaseLocking-PT-nC00500vN-CTLFireability-11: CTL false CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
TwoPhaseLocking-PT-nC00500vN-CTLFireability-00: CONJ 0 0 0 0 11 0 1 7
TwoPhaseLocking-PT-nC00500vN-CTLFireability-01: CTL 0 0 1 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-02: CONJ 0 1 0 0 5 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-03: CTL 0 0 0 0 1 0 1 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-04: CTL 0 0 0 0 1 0 1 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-05: EG 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-06: EG 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-13: CTL 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-14: CTL 0 1 0 0 1 0 0 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
20 CTL EXCL 10/590 10/32 TwoPhaseLocking-PT-nC00500vN-CTLFireability-01 2371427 m, 219023 m/sec, 11638703 t fired, .
Time elapsed: 70 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 13
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
TwoPhaseLocking-PT-nC00500vN-CTLFireability-08: CTL false CTL model checker
TwoPhaseLocking-PT-nC00500vN-CTLFireability-09: CTL true CTL model checker
TwoPhaseLocking-PT-nC00500vN-CTLFireability-10: CTL true CTL model checker
TwoPhaseLocking-PT-nC00500vN-CTLFireability-11: CTL false CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
TwoPhaseLocking-PT-nC00500vN-CTLFireability-00: CONJ 0 0 0 0 11 0 1 7
TwoPhaseLocking-PT-nC00500vN-CTLFireability-01: CTL 0 0 1 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-02: CONJ 0 1 0 0 5 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-03: CTL 0 0 0 0 1 0 1 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-04: CTL 0 0 0 0 1 0 1 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-05: EG 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-06: EG 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-13: CTL 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-14: CTL 0 1 0 0 1 0 0 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
20 CTL EXCL 15/590 14/32 TwoPhaseLocking-PT-nC00500vN-CTLFireability-01 3418201 m, 209354 m/sec, 16913654 t fired, .
Time elapsed: 75 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 13
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
TwoPhaseLocking-PT-nC00500vN-CTLFireability-08: CTL false CTL model checker
TwoPhaseLocking-PT-nC00500vN-CTLFireability-09: CTL true CTL model checker
TwoPhaseLocking-PT-nC00500vN-CTLFireability-10: CTL true CTL model checker
TwoPhaseLocking-PT-nC00500vN-CTLFireability-11: CTL false CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
TwoPhaseLocking-PT-nC00500vN-CTLFireability-00: CONJ 0 0 0 0 11 0 1 7
TwoPhaseLocking-PT-nC00500vN-CTLFireability-01: CTL 0 0 1 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-02: CONJ 0 1 0 0 5 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-03: CTL 0 0 0 0 1 0 1 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-04: CTL 0 0 0 0 1 0 1 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-05: EG 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-06: EG 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-13: CTL 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-14: CTL 0 1 0 0 1 0 0 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
20 CTL EXCL 20/590 18/32 TwoPhaseLocking-PT-nC00500vN-CTLFireability-01 4439592 m, 204278 m/sec, 22088312 t fired, .
Time elapsed: 80 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 13
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
TwoPhaseLocking-PT-nC00500vN-CTLFireability-08: CTL false CTL model checker
TwoPhaseLocking-PT-nC00500vN-CTLFireability-09: CTL true CTL model checker
TwoPhaseLocking-PT-nC00500vN-CTLFireability-10: CTL true CTL model checker
TwoPhaseLocking-PT-nC00500vN-CTLFireability-11: CTL false CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
TwoPhaseLocking-PT-nC00500vN-CTLFireability-00: CONJ 0 0 0 0 11 0 1 7
TwoPhaseLocking-PT-nC00500vN-CTLFireability-01: CTL 0 0 1 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-02: CONJ 0 1 0 0 5 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-03: CTL 0 0 0 0 1 0 1 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-04: CTL 0 0 0 0 1 0 1 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-05: EG 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-06: EG 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-13: CTL 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-14: CTL 0 1 0 0 1 0 0 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
20 CTL EXCL 25/590 22/32 TwoPhaseLocking-PT-nC00500vN-CTLFireability-01 5437143 m, 199510 m/sec, 27161980 t fired, .
Time elapsed: 85 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 13
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
TwoPhaseLocking-PT-nC00500vN-CTLFireability-08: CTL false CTL model checker
TwoPhaseLocking-PT-nC00500vN-CTLFireability-09: CTL true CTL model checker
TwoPhaseLocking-PT-nC00500vN-CTLFireability-10: CTL true CTL model checker
TwoPhaseLocking-PT-nC00500vN-CTLFireability-11: CTL false CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
TwoPhaseLocking-PT-nC00500vN-CTLFireability-00: CONJ 0 0 0 0 11 0 1 7
TwoPhaseLocking-PT-nC00500vN-CTLFireability-01: CTL 0 0 1 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-02: CONJ 0 1 0 0 5 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-03: CTL 0 0 0 0 1 0 1 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-04: CTL 0 0 0 0 1 0 1 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-05: EG 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-06: EG 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-13: CTL 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-14: CTL 0 1 0 0 1 0 0 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
20 CTL EXCL 30/590 26/32 TwoPhaseLocking-PT-nC00500vN-CTLFireability-01 6410732 m, 194717 m/sec, 32124905 t fired, .
Time elapsed: 90 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 13
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
TwoPhaseLocking-PT-nC00500vN-CTLFireability-08: CTL false CTL model checker
TwoPhaseLocking-PT-nC00500vN-CTLFireability-09: CTL true CTL model checker
TwoPhaseLocking-PT-nC00500vN-CTLFireability-10: CTL true CTL model checker
TwoPhaseLocking-PT-nC00500vN-CTLFireability-11: CTL false CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
TwoPhaseLocking-PT-nC00500vN-CTLFireability-00: CONJ 0 0 0 0 11 0 1 7
TwoPhaseLocking-PT-nC00500vN-CTLFireability-01: CTL 0 0 1 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-02: CONJ 0 1 0 0 5 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-03: CTL 0 0 0 0 1 0 1 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-04: CTL 0 0 0 0 1 0 1 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-05: EG 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-06: EG 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-13: CTL 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-14: CTL 0 1 0 0 1 0 0 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
20 CTL EXCL 35/590 30/32 TwoPhaseLocking-PT-nC00500vN-CTLFireability-01 7401831 m, 198219 m/sec, 37181927 t fired, .
Time elapsed: 95 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 13
lola: CANCELED task # 20 (type EXCL) for TwoPhaseLocking-PT-nC00500vN-CTLFireability-01 (memory limit exceeded)
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
TwoPhaseLocking-PT-nC00500vN-CTLFireability-08: CTL false CTL model checker
TwoPhaseLocking-PT-nC00500vN-CTLFireability-09: CTL true CTL model checker
TwoPhaseLocking-PT-nC00500vN-CTLFireability-10: CTL true CTL model checker
TwoPhaseLocking-PT-nC00500vN-CTLFireability-11: CTL false CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
TwoPhaseLocking-PT-nC00500vN-CTLFireability-00: CONJ 0 0 0 0 11 0 1 7
TwoPhaseLocking-PT-nC00500vN-CTLFireability-01: CTL 0 0 0 0 1 0 1 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-02: CONJ 0 1 0 0 5 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-03: CTL 0 0 0 0 1 0 1 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-04: CTL 0 0 0 0 1 0 1 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-05: EG 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-06: EG 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-13: CTL 0 1 0 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-14: CTL 0 1 0 0 1 0 0 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
Time elapsed: 100 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 13
lola: LAUNCH task # 43 (type EXCL) for 42 TwoPhaseLocking-PT-nC00500vN-CTLFireability-06
lola: time limit : 700 sec
lola: memory limit: 32 pages
lola: FINISHED task # 43 (type EXCL) for TwoPhaseLocking-PT-nC00500vN-CTLFireability-06
lola: result : false
lola: markings : 501
lola: fired transitions : 500
lola: time used : 0.000000
lola: memory pages used : 1
lola: LAUNCH task # 40 (type EXCL) for 39 TwoPhaseLocking-PT-nC00500vN-CTLFireability-05
lola: time limit : 875 sec
lola: memory limit: 32 pages
lola: FINISHED task # 40 (type EXCL) for TwoPhaseLocking-PT-nC00500vN-CTLFireability-05
lola: result : false
lola: markings : 501
lola: fired transitions : 500
lola: time used : 0.000000
lola: memory pages used : 1
lola: LAUNCH task # 67 (type EXCL) for 22 TwoPhaseLocking-PT-nC00500vN-CTLFireability-02
lola: time limit : 1166 sec
lola: memory limit: 32 pages
lola: FINISHED task # 67 (type EXCL) for TwoPhaseLocking-PT-nC00500vN-CTLFireability-02
lola: result : false
lola: markings : 251
lola: fired transitions : 250
lola: time used : 0.000000
lola: memory pages used : 1
lola: LAUNCH task # 58 (type EXCL) for 57 TwoPhaseLocking-PT-nC00500vN-CTLFireability-13
lola: time limit : 1750 sec
lola: memory limit: 32 pages
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
TwoPhaseLocking-PT-nC00500vN-CTLFireability-02: CONJ true CONJ
TwoPhaseLocking-PT-nC00500vN-CTLFireability-05: EG false state space / EG
TwoPhaseLocking-PT-nC00500vN-CTLFireability-06: EG false state space / EG
TwoPhaseLocking-PT-nC00500vN-CTLFireability-08: CTL false CTL model checker
TwoPhaseLocking-PT-nC00500vN-CTLFireability-09: CTL true CTL model checker
TwoPhaseLocking-PT-nC00500vN-CTLFireability-10: CTL true CTL model checker
TwoPhaseLocking-PT-nC00500vN-CTLFireability-11: CTL false CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
TwoPhaseLocking-PT-nC00500vN-CTLFireability-00: CONJ 0 0 0 0 11 0 1 7
TwoPhaseLocking-PT-nC00500vN-CTLFireability-01: CTL 0 0 0 0 1 0 1 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-03: CTL 0 0 0 0 1 0 1 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-04: CTL 0 0 0 0 1 0 1 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-13: CTL 0 0 1 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-14: CTL 0 1 0 0 1 0 0 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
58 CTL EXCL 5/1750 8/32 TwoPhaseLocking-PT-nC00500vN-CTLFireability-13 1942730 m, 388546 m/sec, 6553163 t fired, .
Time elapsed: 105 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 13
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
TwoPhaseLocking-PT-nC00500vN-CTLFireability-02: CONJ true CONJ
TwoPhaseLocking-PT-nC00500vN-CTLFireability-05: EG false state space / EG
TwoPhaseLocking-PT-nC00500vN-CTLFireability-06: EG false state space / EG
TwoPhaseLocking-PT-nC00500vN-CTLFireability-08: CTL false CTL model checker
TwoPhaseLocking-PT-nC00500vN-CTLFireability-09: CTL true CTL model checker
TwoPhaseLocking-PT-nC00500vN-CTLFireability-10: CTL true CTL model checker
TwoPhaseLocking-PT-nC00500vN-CTLFireability-11: CTL false CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
TwoPhaseLocking-PT-nC00500vN-CTLFireability-00: CONJ 0 0 0 0 11 0 1 7
TwoPhaseLocking-PT-nC00500vN-CTLFireability-01: CTL 0 0 0 0 1 0 1 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-03: CTL 0 0 0 0 1 0 1 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-04: CTL 0 0 0 0 1 0 1 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-13: CTL 0 0 1 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-14: CTL 0 1 0 0 1 0 0 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
58 CTL EXCL 10/1750 15/32 TwoPhaseLocking-PT-nC00500vN-CTLFireability-13 3683751 m, 348204 m/sec, 12444347 t fired, .
Time elapsed: 110 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 13
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
TwoPhaseLocking-PT-nC00500vN-CTLFireability-02: CONJ true CONJ
TwoPhaseLocking-PT-nC00500vN-CTLFireability-05: EG false state space / EG
TwoPhaseLocking-PT-nC00500vN-CTLFireability-06: EG false state space / EG
TwoPhaseLocking-PT-nC00500vN-CTLFireability-08: CTL false CTL model checker
TwoPhaseLocking-PT-nC00500vN-CTLFireability-09: CTL true CTL model checker
TwoPhaseLocking-PT-nC00500vN-CTLFireability-10: CTL true CTL model checker
TwoPhaseLocking-PT-nC00500vN-CTLFireability-11: CTL false CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
TwoPhaseLocking-PT-nC00500vN-CTLFireability-00: CONJ 0 0 0 0 11 0 1 7
TwoPhaseLocking-PT-nC00500vN-CTLFireability-01: CTL 0 0 0 0 1 0 1 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-03: CTL 0 0 0 0 1 0 1 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-04: CTL 0 0 0 0 1 0 1 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-13: CTL 0 0 1 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-14: CTL 0 1 0 0 1 0 0 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
58 CTL EXCL 15/1750 22/32 TwoPhaseLocking-PT-nC00500vN-CTLFireability-13 5374004 m, 338050 m/sec, 18168373 t fired, .
Time elapsed: 115 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 13
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
TwoPhaseLocking-PT-nC00500vN-CTLFireability-02: CONJ true CONJ
TwoPhaseLocking-PT-nC00500vN-CTLFireability-05: EG false state space / EG
TwoPhaseLocking-PT-nC00500vN-CTLFireability-06: EG false state space / EG
TwoPhaseLocking-PT-nC00500vN-CTLFireability-08: CTL false CTL model checker
TwoPhaseLocking-PT-nC00500vN-CTLFireability-09: CTL true CTL model checker
TwoPhaseLocking-PT-nC00500vN-CTLFireability-10: CTL true CTL model checker
TwoPhaseLocking-PT-nC00500vN-CTLFireability-11: CTL false CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
TwoPhaseLocking-PT-nC00500vN-CTLFireability-00: CONJ 0 0 0 0 11 0 1 7
TwoPhaseLocking-PT-nC00500vN-CTLFireability-01: CTL 0 0 0 0 1 0 1 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-03: CTL 0 0 0 0 1 0 1 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-04: CTL 0 0 0 0 1 0 1 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-13: CTL 0 0 1 0 1 0 0 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-14: CTL 0 1 0 0 1 0 0 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
58 CTL EXCL 20/1750 29/32 TwoPhaseLocking-PT-nC00500vN-CTLFireability-13 7044068 m, 334012 m/sec, 23827003 t fired, .
Time elapsed: 120 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 13
lola: CANCELED task # 58 (type EXCL) for TwoPhaseLocking-PT-nC00500vN-CTLFireability-13 (memory limit exceeded)
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
TwoPhaseLocking-PT-nC00500vN-CTLFireability-02: CONJ true CONJ
TwoPhaseLocking-PT-nC00500vN-CTLFireability-05: EG false state space / EG
TwoPhaseLocking-PT-nC00500vN-CTLFireability-06: EG false state space / EG
TwoPhaseLocking-PT-nC00500vN-CTLFireability-08: CTL false CTL model checker
TwoPhaseLocking-PT-nC00500vN-CTLFireability-09: CTL true CTL model checker
TwoPhaseLocking-PT-nC00500vN-CTLFireability-10: CTL true CTL model checker
TwoPhaseLocking-PT-nC00500vN-CTLFireability-11: CTL false CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
TwoPhaseLocking-PT-nC00500vN-CTLFireability-00: CONJ 0 0 0 0 11 0 1 7
TwoPhaseLocking-PT-nC00500vN-CTLFireability-01: CTL 0 0 0 0 1 0 1 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-03: CTL 0 0 0 0 1 0 1 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-04: CTL 0 0 0 0 1 0 1 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-13: CTL 0 0 0 0 1 0 1 0
TwoPhaseLocking-PT-nC00500vN-CTLFireability-14: CTL 0 1 0 0 1 0 0 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
Time elapsed: 125 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 13
lola: LAUNCH task # 61 (type EXCL) for 60 TwoPhaseLocking-PT-nC00500vN-CTLFireability-14
lola: time limit : 3475 sec
lola: memory limit: 32 pages
lola: FINISHED task # 61 (type EXCL) for TwoPhaseLocking-PT-nC00500vN-CTLFireability-14
lola: result : false
lola: markings : 1756
lola: fired transitions : 3769
lola: time used : 0.000000
lola: memory pages used : 1
lola: Portfolio finished: no open tasks 13
FINAL RESULTS
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
TwoPhaseLocking-PT-nC00500vN-CTLFireability-00: CONJ unknown CONJ
TwoPhaseLocking-PT-nC00500vN-CTLFireability-01: CTL unknown AGGR
TwoPhaseLocking-PT-nC00500vN-CTLFireability-02: CONJ true CONJ
TwoPhaseLocking-PT-nC00500vN-CTLFireability-03: CTL unknown AGGR
TwoPhaseLocking-PT-nC00500vN-CTLFireability-04: CTL unknown AGGR
TwoPhaseLocking-PT-nC00500vN-CTLFireability-05: EG false state space / EG
TwoPhaseLocking-PT-nC00500vN-CTLFireability-06: EG false state space / EG
TwoPhaseLocking-PT-nC00500vN-CTLFireability-08: CTL false CTL model checker
TwoPhaseLocking-PT-nC00500vN-CTLFireability-09: CTL true CTL model checker
TwoPhaseLocking-PT-nC00500vN-CTLFireability-10: CTL true CTL model checker
TwoPhaseLocking-PT-nC00500vN-CTLFireability-11: CTL false CTL model checker
TwoPhaseLocking-PT-nC00500vN-CTLFireability-13: CTL unknown AGGR
TwoPhaseLocking-PT-nC00500vN-CTLFireability-14: CTL false CTL model checker
Time elapsed: 125 secs. Pages in use: 32
Sequence of Actions to be Executed by the VM
This is useful if one wants to reexecute the tool in the VM from the submitted image disk.
set -x
# this is for BenchKit: configuration of major elements for the test
export BK_INPUT="TwoPhaseLocking-PT-nC00500vN"
export BK_EXAMINATION="CTLFireability"
export BK_TOOL="lolaxred"
export BK_RESULT_DIR="/tmp/BK_RESULTS/OUTPUTS"
export BK_TIME_CONFINEMENT="3600"
export BK_MEMORY_CONFINEMENT="16384"
export BK_BIN_PATH="/home/mcc/BenchKit/bin/"
# this is specific to your benchmark or test
export BIN_DIR="$HOME/BenchKit/bin"
# remove the execution directoty if it exists (to avoid increse of .vmdk images)
if [ -d execution ] ; then
rm -rf execution
fi
# this is for BenchKit: explicit launching of the test
echo "====================================================================="
echo " Generated by BenchKit 2-5348"
echo " Executing tool lolaxred"
echo " Input is TwoPhaseLocking-PT-nC00500vN, examination is CTLFireability"
echo " Time confinement is $BK_TIME_CONFINEMENT seconds"
echo " Memory confinement is 16384 MBytes"
echo " Number of cores is 4"
echo " Run identifier is r487-tall-167912703700874"
echo "====================================================================="
echo
echo "--------------------"
echo "preparation of the directory to be used:"
tar xzf /home/mcc/BenchKit/INPUTS/TwoPhaseLocking-PT-nC00500vN.tgz
mv TwoPhaseLocking-PT-nC00500vN execution
cd execution
if [ "CTLFireability" = "ReachabilityDeadlock" ] || [ "CTLFireability" = "UpperBounds" ] || [ "CTLFireability" = "QuasiLiveness" ] || [ "CTLFireability" = "StableMarking" ] || [ "CTLFireability" = "Liveness" ] || [ "CTLFireability" = "OneSafe" ] || [ "CTLFireability" = "StateSpace" ]; then
rm -f GenericPropertiesVerdict.xml
fi
pwd
ls -lh
echo
echo "--------------------"
echo "content from stdout:"
echo
echo "=== Data for post analysis generated by BenchKit (invocation template)"
echo
if [ "CTLFireability" = "UpperBounds" ] ; then
echo "The expected result is a vector of positive values"
echo NUM_VECTOR
elif [ "CTLFireability" != "StateSpace" ] ; then
echo "The expected result is a vector of booleans"
echo BOOL_VECTOR
else
echo "no data necessary for post analysis"
fi
echo
if [ -f "CTLFireability.txt" ] ; then
echo "here is the order used to build the result vector(from text file)"
for x in $(grep Property CTLFireability.txt | cut -d ' ' -f 2 | sort -u) ; do
echo "FORMULA_NAME $x"
done
elif [ -f "CTLFireability.xml" ] ; then # for cunf (txt files deleted;-)
echo echo "here is the order used to build the result vector(from xml file)"
for x in $(grep '
echo "FORMULA_NAME $x"
done
elif [ "CTLFireability" = "ReachabilityDeadlock" ] || [ "CTLFireability" = "QuasiLiveness" ] || [ "CTLFireability" = "StableMarking" ] || [ "CTLFireability" = "Liveness" ] || [ "CTLFireability" = "OneSafe" ] ; then
echo "FORMULA_NAME CTLFireability"
fi
echo
echo "=== Now, execution of the tool begins"
echo
echo -n "BK_START "
date -u +%s%3N
echo
timeout -s 9 $BK_TIME_CONFINEMENT bash -c "/home/mcc/BenchKit/BenchKit_head.sh 2> STDERR ; echo ; echo -n \"BK_STOP \" ; date -u +%s%3N"
if [ $? -eq 137 ] ; then
echo
echo "BK_TIME_CONFINEMENT_REACHED"
fi
echo
echo "--------------------"
echo "content from stderr:"
echo
cat STDERR ;