About the Execution of LoLa+red for MAPK-PT-02560
Execution Summary | |||||
Max Memory Used (MB) |
Time wait (ms) | CPU Usage (ms) | I/O Wait (ms) | Computed Result | Execution Status |
9003.764 | 269113.00 | 248323.00 | 1162.10 | ?????T????FTFFT? | normal |
Execution Chart
We display below the execution chart for this examination (boot time has been removed).
Trace from the execution
Formatting '/data/fkordon/mcc2023-input.r231-tall-167856416300610.qcow2', fmt=qcow2 size=4294967296 backing_file=/data/fkordon/mcc2023-input.qcow2 cluster_size=65536 lazy_refcounts=off refcount_bits=16
Waiting for the VM to be ready (probing ssh)
...........................................................
=====================================================================
Generated by BenchKit 2-5348
Executing tool lolaxred
Input is MAPK-PT-02560, examination is CTLFireability
Time confinement is 3600 seconds
Memory confinement is 16384 MBytes
Number of cores is 4
Run identifier is r231-tall-167856416300610
=====================================================================
--------------------
preparation of the directory to be used:
/home/mcc/execution
total 504K
-rw-r--r-- 1 mcc users 9.7K Feb 26 10:51 CTLCardinality.txt
-rw-r--r-- 1 mcc users 104K Feb 26 10:51 CTLCardinality.xml
-rw-r--r-- 1 mcc users 4.5K Feb 26 10:51 CTLFireability.txt
-rw-r--r-- 1 mcc users 39K Feb 26 10:51 CTLFireability.xml
-rw-r--r-- 1 mcc users 4.2K Jan 29 11:40 GenericPropertiesDefinition.xml
-rw-r--r-- 1 mcc users 6.2K Jan 29 11:40 GenericPropertiesVerdict.xml
-rw-r--r-- 1 mcc users 3.7K Feb 25 16:22 LTLCardinality.txt
-rw-r--r-- 1 mcc users 23K Feb 25 16:22 LTLCardinality.xml
-rw-r--r-- 1 mcc users 2.0K Feb 25 16:22 LTLFireability.txt
-rw-r--r-- 1 mcc users 16K Feb 25 16:22 LTLFireability.xml
-rw-r--r-- 1 mcc users 12K Feb 26 10:52 ReachabilityCardinality.txt
-rw-r--r-- 1 mcc users 110K Feb 26 10:52 ReachabilityCardinality.xml
-rw-r--r-- 1 mcc users 9.8K Feb 26 10:52 ReachabilityFireability.txt
-rw-r--r-- 1 mcc users 92K Feb 26 10:52 ReachabilityFireability.xml
-rw-r--r-- 1 mcc users 1.6K Feb 25 16:22 UpperBounds.txt
-rw-r--r-- 1 mcc users 3.7K Feb 25 16:22 UpperBounds.xml
-rw-r--r-- 1 mcc users 6 Mar 5 18:22 equiv_col
-rw-r--r-- 1 mcc users 6 Mar 5 18:22 instance
-rw-r--r-- 1 mcc users 6 Mar 5 18:22 iscolored
-rw-r--r-- 1 mcc users 25K Mar 5 18:22 model.pnml
--------------------
content from stdout:
=== Data for post analysis generated by BenchKit (invocation template)
The expected result is a vector of booleans
BOOL_VECTOR
here is the order used to build the result vector(from text file)
FORMULA_NAME MAPK-PT-02560-CTLFireability-00
FORMULA_NAME MAPK-PT-02560-CTLFireability-01
FORMULA_NAME MAPK-PT-02560-CTLFireability-02
FORMULA_NAME MAPK-PT-02560-CTLFireability-03
FORMULA_NAME MAPK-PT-02560-CTLFireability-04
FORMULA_NAME MAPK-PT-02560-CTLFireability-05
FORMULA_NAME MAPK-PT-02560-CTLFireability-06
FORMULA_NAME MAPK-PT-02560-CTLFireability-07
FORMULA_NAME MAPK-PT-02560-CTLFireability-08
FORMULA_NAME MAPK-PT-02560-CTLFireability-09
FORMULA_NAME MAPK-PT-02560-CTLFireability-10
FORMULA_NAME MAPK-PT-02560-CTLFireability-11
FORMULA_NAME MAPK-PT-02560-CTLFireability-12
FORMULA_NAME MAPK-PT-02560-CTLFireability-13
FORMULA_NAME MAPK-PT-02560-CTLFireability-14
FORMULA_NAME MAPK-PT-02560-CTLFireability-15
=== Now, execution of the tool begins
BK_START 1679467798957
bash -c /home/mcc/BenchKit/BenchKit_head.sh 2> STDERR ; echo ; echo -n "BK_STOP " ; date -u +%s%3N
Invoking MCC driver with
BK_TOOL=lolaxred
BK_EXAMINATION=CTLFireability
BK_BIN_PATH=/home/mcc/BenchKit/bin/
BK_TIME_CONFINEMENT=3600
BK_INPUT=MAPK-PT-02560
Applying reductions before tool lola
Invoking reducer
Running Version 202303021504
[2023-03-22 06:50:00] [INFO ] Running its-tools with arguments : [-pnfolder, /home/mcc/execution, -examination, CTLFireability, -timeout, 360, -rebuildPNML]
[2023-03-22 06:50:00] [INFO ] Parsing pnml file : /home/mcc/execution/model.pnml
[2023-03-22 06:50:00] [INFO ] Load time of PNML (sax parser for PT used): 22 ms
[2023-03-22 06:50:00] [INFO ] Transformed 22 places.
[2023-03-22 06:50:00] [INFO ] Transformed 30 transitions.
[2023-03-22 06:50:00] [INFO ] Parsed PT model containing 22 places and 30 transitions and 90 arcs in 78 ms.
Parsed 16 properties from file /home/mcc/execution/CTLFireability.xml in 8 ms.
Initial state reduction rules removed 3 formulas.
FORMULA MAPK-PT-02560-CTLFireability-11 TRUE TECHNIQUES TOPOLOGICAL INITIAL_STATE
FORMULA MAPK-PT-02560-CTLFireability-12 FALSE TECHNIQUES TOPOLOGICAL INITIAL_STATE
FORMULA MAPK-PT-02560-CTLFireability-14 TRUE TECHNIQUES TOPOLOGICAL INITIAL_STATE
Support contains 21 out of 22 places. Attempting structural reductions.
Starting structural reductions in LTL mode, iteration 0 : 22/22 places, 30/30 transitions.
Applied a total of 0 rules in 8 ms. Remains 22 /22 variables (removed 0) and now considering 30/30 (removed 0) transitions.
// Phase 1: matrix 30 rows 22 cols
[2023-03-22 06:50:00] [INFO ] Computed 7 place invariants in 8 ms
[2023-03-22 06:50:00] [INFO ] Implicit Places using invariants in 136 ms returned []
[2023-03-22 06:50:00] [INFO ] Invariant cache hit.
[2023-03-22 06:50:00] [INFO ] Implicit Places using invariants and state equation in 44 ms returned []
Implicit Place search using SMT with State Equation took 203 ms to find 0 implicit places.
[2023-03-22 06:50:00] [INFO ] Invariant cache hit.
[2023-03-22 06:50:00] [INFO ] Dead Transitions using invariants and state equation in 45 ms found 0 transitions.
Finished structural reductions in LTL mode , in 1 iterations and 258 ms. Remains : 22/22 places, 30/30 transitions.
Support contains 21 out of 22 places after structural reductions.
[2023-03-22 06:50:01] [INFO ] Flatten gal took : 16 ms
[2023-03-22 06:50:01] [INFO ] Flatten gal took : 5 ms
[2023-03-22 06:50:01] [INFO ] Input system was already deterministic with 30 transitions.
Incomplete random walk after 10260 steps, including 2 resets, run finished after 32 ms. (steps per millisecond=320 ) properties (out of 30) seen :16
Incomplete Best-First random walk after 10001 steps, including 2 resets, run finished after 88 ms. (steps per millisecond=113 ) properties (out of 14) seen :9
Finished Best-First random walk after 2666 steps, including 0 resets, run visited all 5 properties in 7 ms. (steps per millisecond=380 )
[2023-03-22 06:50:01] [INFO ] Flatten gal took : 3 ms
[2023-03-22 06:50:01] [INFO ] Flatten gal took : 3 ms
[2023-03-22 06:50:01] [INFO ] Input system was already deterministic with 30 transitions.
Computed a total of 0 stabilizing places and 0 stable transitions
Starting structural reductions in SI_CTL mode, iteration 0 : 22/22 places, 30/30 transitions.
Performed 1 Pre agglomeration using Quasi-Persistent + Divergent Free condition..
Pre-agglomeration after 0 with 1 Pre rules applied. Total rules applied 0 place count 22 transition count 29
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 2 places and 0 transitions.
Iterating global reduction 0 with 3 rules applied. Total rules applied 3 place count 20 transition count 29
Drop transitions removed 1 transitions
Redundant transition composition rules discarded 1 transitions
Iterating global reduction 0 with 1 rules applied. Total rules applied 4 place count 20 transition count 28
Drop transitions removed 1 transitions
Trivial Post-agglo rules discarded 1 transitions
Performed 1 trivial Post agglomeration. Transition count delta: 1
Iterating post reduction 0 with 1 rules applied. Total rules applied 5 place count 20 transition count 27
Reduce places removed 2 places and 0 transitions.
Graph (trivial) has 3 edges and 18 vertex of which 2 / 18 are part of one of the 1 SCC in 1 ms
Free SCC test removed 1 places
Iterating post reduction 1 with 3 rules applied. Total rules applied 8 place count 17 transition count 27
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 2 with 2 rules applied. Total rules applied 10 place count 17 transition count 25
Applied a total of 10 rules in 11 ms. Remains 17 /22 variables (removed 5) and now considering 25/30 (removed 5) transitions.
Finished structural reductions in SI_CTL mode , in 1 iterations and 11 ms. Remains : 17/22 places, 25/30 transitions.
[2023-03-22 06:50:01] [INFO ] Flatten gal took : 2 ms
[2023-03-22 06:50:01] [INFO ] Flatten gal took : 1 ms
[2023-03-22 06:50:01] [INFO ] Input system was already deterministic with 25 transitions.
Starting structural reductions in SI_CTL mode, iteration 0 : 22/22 places, 30/30 transitions.
Applied a total of 0 rules in 1 ms. Remains 22 /22 variables (removed 0) and now considering 30/30 (removed 0) transitions.
Finished structural reductions in SI_CTL mode , in 1 iterations and 1 ms. Remains : 22/22 places, 30/30 transitions.
[2023-03-22 06:50:01] [INFO ] Flatten gal took : 2 ms
[2023-03-22 06:50:01] [INFO ] Flatten gal took : 2 ms
[2023-03-22 06:50:01] [INFO ] Input system was already deterministic with 30 transitions.
Starting structural reductions in LTL mode, iteration 0 : 22/22 places, 30/30 transitions.
Applied a total of 0 rules in 1 ms. Remains 22 /22 variables (removed 0) and now considering 30/30 (removed 0) transitions.
Finished structural reductions in LTL mode , in 1 iterations and 1 ms. Remains : 22/22 places, 30/30 transitions.
[2023-03-22 06:50:01] [INFO ] Flatten gal took : 2 ms
[2023-03-22 06:50:01] [INFO ] Flatten gal took : 2 ms
[2023-03-22 06:50:01] [INFO ] Input system was already deterministic with 30 transitions.
Starting structural reductions in LTL mode, iteration 0 : 22/22 places, 30/30 transitions.
Applied a total of 0 rules in 0 ms. Remains 22 /22 variables (removed 0) and now considering 30/30 (removed 0) transitions.
Finished structural reductions in LTL mode , in 1 iterations and 0 ms. Remains : 22/22 places, 30/30 transitions.
[2023-03-22 06:50:01] [INFO ] Flatten gal took : 2 ms
[2023-03-22 06:50:01] [INFO ] Flatten gal took : 2 ms
[2023-03-22 06:50:01] [INFO ] Input system was already deterministic with 30 transitions.
Starting structural reductions in LTL mode, iteration 0 : 22/22 places, 30/30 transitions.
Applied a total of 0 rules in 1 ms. Remains 22 /22 variables (removed 0) and now considering 30/30 (removed 0) transitions.
Finished structural reductions in LTL mode , in 1 iterations and 1 ms. Remains : 22/22 places, 30/30 transitions.
[2023-03-22 06:50:01] [INFO ] Flatten gal took : 2 ms
[2023-03-22 06:50:01] [INFO ] Flatten gal took : 2 ms
[2023-03-22 06:50:01] [INFO ] Input system was already deterministic with 30 transitions.
Starting structural reductions in LTL mode, iteration 0 : 22/22 places, 30/30 transitions.
Applied a total of 0 rules in 1 ms. Remains 22 /22 variables (removed 0) and now considering 30/30 (removed 0) transitions.
Finished structural reductions in LTL mode , in 1 iterations and 1 ms. Remains : 22/22 places, 30/30 transitions.
[2023-03-22 06:50:01] [INFO ] Flatten gal took : 1 ms
[2023-03-22 06:50:01] [INFO ] Flatten gal took : 1 ms
[2023-03-22 06:50:01] [INFO ] Input system was already deterministic with 30 transitions.
Starting structural reductions in LTL mode, iteration 0 : 22/22 places, 30/30 transitions.
Applied a total of 0 rules in 1 ms. Remains 22 /22 variables (removed 0) and now considering 30/30 (removed 0) transitions.
Finished structural reductions in LTL mode , in 1 iterations and 1 ms. Remains : 22/22 places, 30/30 transitions.
[2023-03-22 06:50:01] [INFO ] Flatten gal took : 2 ms
[2023-03-22 06:50:01] [INFO ] Flatten gal took : 2 ms
[2023-03-22 06:50:01] [INFO ] Input system was already deterministic with 30 transitions.
Starting structural reductions in SI_CTL mode, iteration 0 : 22/22 places, 30/30 transitions.
Applied a total of 0 rules in 6 ms. Remains 22 /22 variables (removed 0) and now considering 30/30 (removed 0) transitions.
Finished structural reductions in SI_CTL mode , in 1 iterations and 6 ms. Remains : 22/22 places, 30/30 transitions.
[2023-03-22 06:50:01] [INFO ] Flatten gal took : 2 ms
[2023-03-22 06:50:01] [INFO ] Flatten gal took : 2 ms
[2023-03-22 06:50:01] [INFO ] Input system was already deterministic with 30 transitions.
Starting structural reductions in SI_CTL mode, iteration 0 : 22/22 places, 30/30 transitions.
Performed 1 Pre agglomeration using Quasi-Persistent + Divergent Free condition..
Pre-agglomeration after 0 with 1 Pre rules applied. Total rules applied 0 place count 22 transition count 29
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 2 places and 0 transitions.
Iterating global reduction 0 with 3 rules applied. Total rules applied 3 place count 20 transition count 29
Drop transitions removed 1 transitions
Redundant transition composition rules discarded 1 transitions
Iterating global reduction 0 with 1 rules applied. Total rules applied 4 place count 20 transition count 28
Drop transitions removed 1 transitions
Trivial Post-agglo rules discarded 1 transitions
Performed 1 trivial Post agglomeration. Transition count delta: 1
Iterating post reduction 0 with 1 rules applied. Total rules applied 5 place count 20 transition count 27
Reduce places removed 2 places and 0 transitions.
Graph (trivial) has 3 edges and 18 vertex of which 2 / 18 are part of one of the 1 SCC in 0 ms
Free SCC test removed 1 places
Iterating post reduction 1 with 3 rules applied. Total rules applied 8 place count 17 transition count 27
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 2 with 2 rules applied. Total rules applied 10 place count 17 transition count 25
Applied a total of 10 rules in 3 ms. Remains 17 /22 variables (removed 5) and now considering 25/30 (removed 5) transitions.
Finished structural reductions in SI_CTL mode , in 1 iterations and 4 ms. Remains : 17/22 places, 25/30 transitions.
[2023-03-22 06:50:01] [INFO ] Flatten gal took : 1 ms
[2023-03-22 06:50:01] [INFO ] Flatten gal took : 1 ms
[2023-03-22 06:50:01] [INFO ] Input system was already deterministic with 25 transitions.
Starting structural reductions in LTL mode, iteration 0 : 22/22 places, 30/30 transitions.
Applied a total of 0 rules in 1 ms. Remains 22 /22 variables (removed 0) and now considering 30/30 (removed 0) transitions.
Finished structural reductions in LTL mode , in 1 iterations and 1 ms. Remains : 22/22 places, 30/30 transitions.
[2023-03-22 06:50:01] [INFO ] Flatten gal took : 1 ms
[2023-03-22 06:50:01] [INFO ] Flatten gal took : 1 ms
[2023-03-22 06:50:01] [INFO ] Input system was already deterministic with 30 transitions.
Starting structural reductions in LTL mode, iteration 0 : 22/22 places, 30/30 transitions.
Applied a total of 0 rules in 0 ms. Remains 22 /22 variables (removed 0) and now considering 30/30 (removed 0) transitions.
Finished structural reductions in LTL mode , in 1 iterations and 0 ms. Remains : 22/22 places, 30/30 transitions.
[2023-03-22 06:50:01] [INFO ] Flatten gal took : 1 ms
[2023-03-22 06:50:01] [INFO ] Flatten gal took : 1 ms
[2023-03-22 06:50:01] [INFO ] Input system was already deterministic with 30 transitions.
Starting structural reductions in LTL mode, iteration 0 : 22/22 places, 30/30 transitions.
Applied a total of 0 rules in 1 ms. Remains 22 /22 variables (removed 0) and now considering 30/30 (removed 0) transitions.
Finished structural reductions in LTL mode , in 1 iterations and 1 ms. Remains : 22/22 places, 30/30 transitions.
[2023-03-22 06:50:01] [INFO ] Flatten gal took : 2 ms
[2023-03-22 06:50:01] [INFO ] Flatten gal took : 1 ms
[2023-03-22 06:50:01] [INFO ] Input system was already deterministic with 30 transitions.
Starting structural reductions in LTL mode, iteration 0 : 22/22 places, 30/30 transitions.
Applied a total of 0 rules in 1 ms. Remains 22 /22 variables (removed 0) and now considering 30/30 (removed 0) transitions.
Finished structural reductions in LTL mode , in 1 iterations and 1 ms. Remains : 22/22 places, 30/30 transitions.
[2023-03-22 06:50:01] [INFO ] Flatten gal took : 2 ms
[2023-03-22 06:50:01] [INFO ] Flatten gal took : 1 ms
[2023-03-22 06:50:01] [INFO ] Input system was already deterministic with 30 transitions.
[2023-03-22 06:50:01] [INFO ] Flatten gal took : 1 ms
[2023-03-22 06:50:01] [INFO ] Flatten gal took : 2 ms
[2023-03-22 06:50:01] [INFO ] Export to MCC of 13 properties in file /home/mcc/execution/CTLFireability.sr.xml took 2 ms.
[2023-03-22 06:50:01] [INFO ] Export to PNML in file /home/mcc/execution/model.sr.pnml of net with 22 places, 30 transitions and 90 arcs took 1 ms.
Total runtime 1130 ms.
There are residual formulas that ITS could not solve within timeout
starting LoLA
BK_INPUT MAPK-PT-02560
BK_EXAMINATION: CTLFireability
bin directory: /home/mcc/BenchKit/bin//../reducer/bin//../../lola/bin/
current directory: /home/mcc/execution/375
CTLFireability
FORMULA MAPK-PT-02560-CTLFireability-13 FALSE TECHNIQUES COLLATERAL_PROCESSING EXPLICIT TOPOLOGICAL STATE_COMPRESSION STUBBORN_SETS USE_NUPN UNFOLDING_TO_PT
FORMULA MAPK-PT-02560-CTLFireability-10 FALSE TECHNIQUES COLLATERAL_PROCESSING EXPLICIT TOPOLOGICAL STATE_COMPRESSION STUBBORN_SETS USE_NUPN UNFOLDING_TO_PT
FORMULA MAPK-PT-02560-CTLFireability-05 TRUE TECHNIQUES COLLATERAL_PROCESSING EXPLICIT TOPOLOGICAL STATE_COMPRESSION STUBBORN_SETS USE_NUPN UNFOLDING_TO_PT
BK_STOP 1679468068070
--------------------
content from stderr:
+ ulimit -s 65536
+ [[ -z '' ]]
+ export LTSMIN_MEM_SIZE=8589934592
+ LTSMIN_MEM_SIZE=8589934592
+ export PYTHONPATH=/home/mcc/BenchKit/itstools/pylibs
+ PYTHONPATH=/home/mcc/BenchKit/itstools/pylibs
+ export LD_LIBRARY_PATH=/home/mcc/BenchKit/itstools/pylibs:
+ LD_LIBRARY_PATH=/home/mcc/BenchKit/itstools/pylibs:
++ sed s/.jar//
++ ls /home/mcc/BenchKit/bin//../reducer/bin//../../itstools//itstools/plugins/fr.lip6.move.gal.application.pnmcc_1.0.0.202303021504.jar
++ perl -pe 's/.*\.//g'
+ VERSION=202303021504
+ echo 'Running Version 202303021504'
+ /home/mcc/BenchKit/bin//../reducer/bin//../../itstools//itstools/its-tools -pnfolder /home/mcc/execution -examination CTLFireability -timeout 360 -rebuildPNML
lola: MEM LIMIT 32
lola: MEM LIMIT 5
lola: NET
lola: input: PNML file (--pnmlnet)
lola: reading net from /home/mcc/execution/375/model.pnml
lola: reading pnml
lola: PNML file contains place/transition net
lola: finished parsing
lola: closed net file /home/mcc/execution/375/model.pnml
lola: Reading formula.
lola: Using XML format (--xmlformula)
lola: reading XML formula
lola: reading formula from /home/mcc/execution/375/CTLFireability.xml
lola: rewrite Frontend/Parser/formula_rewrite.k:550
lola: rewrite Frontend/Parser/formula_rewrite.k:550
lola: rewrite Frontend/Parser/formula_rewrite.k:547
lola: rewrite Frontend/Parser/formula_rewrite.k:325
lola: rewrite Frontend/Parser/formula_rewrite.k:331
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:322
lola: rewrite Frontend/Parser/formula_rewrite.k:337
lola: rewrite Frontend/Parser/formula_rewrite.k:317
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:317
lola: rewrite Frontend/Parser/formula_rewrite.k:314
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:317
lola: rewrite Frontend/Parser/formula_rewrite.k:325
lola: rewrite Frontend/Parser/formula_rewrite.k:337
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:322
lola: rewrite Frontend/Parser/formula_rewrite.k:328
lola: rewrite Frontend/Parser/formula_rewrite.k:299
lola: rewrite Frontend/Parser/formula_rewrite.k:472
lola: rewrite Frontend/Parser/formula_rewrite.k:325
lola: rewrite Frontend/Parser/formula_rewrite.k:331
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:322
lola: rewrite Frontend/Parser/formula_rewrite.k:337
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: RELEASE
lola: RELEASE
lola: RELEASE
lola: rewrite Frontend/Parser/formula_rewrite.k:314
lola: rewrite Frontend/Parser/formula_rewrite.k:322
lola: rewrite Frontend/Parser/formula_rewrite.k:334
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:322
lola: rewrite Frontend/Parser/formula_rewrite.k:331
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:415
lola: rewrite Frontend/Parser/formula_rewrite.k:147
lola: rewrite Frontend/Parser/formula_rewrite.k:317
lola: rewrite Frontend/Parser/formula_rewrite.k:322
lola: rewrite Frontend/Parser/formula_rewrite.k:331
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:550
lola: rewrite Frontend/Parser/formula_rewrite.k:397
lola: rewrite Frontend/Parser/formula_rewrite.k:415
lola: rewrite Frontend/Parser/formula_rewrite.k:150
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: Created skeleton in 0.000000 secs.
lola: Created skeleton in 0.000000 secs.
lola: Created skeleton in 0.000000 secs.
lola: Created skeleton in 0.000000 secs.
lola: Rule S: 0 transitions removed,0 places removed
lola: Created skeleton in 0.000000 secs.
lola: Created skeleton in 0.000000 secs.
lola: Created skeleton in 0.000000 secs.
lola: Created skeleton in 0.000000 secs.
lola: rewrite Frontend/Parser/formula_rewrite.k:808
lola: rewrite Frontend/Parser/formula_rewrite.k:812
lola: rewrite Frontend/Parser/formula_rewrite.k:808
lola: rewrite Frontend/Parser/formula_rewrite.k:812
lola: rewrite Frontend/Parser/formula_rewrite.k:812
lola: rewrite Frontend/Parser/formula_rewrite.k:806
lola: LAUNCH task # 9 (type EXCL) for 6 MAPK-PT-02560-CTLFireability-02
lola: time limit : 180 sec
lola: memory limit: 32 pages
lola: rewrite Frontend/Parser/formula_rewrite.k:806
lola: rewrite Frontend/Parser/formula_rewrite.k:812
lola: rewrite Frontend/Parser/formula_rewrite.k:809
lola: rewrite Frontend/Parser/formula_rewrite.k:808
lola: rewrite Frontend/Parser/formula_rewrite.k:806
lola: rewrite Frontend/Parser/formula_rewrite.k:807
lola: rewrite Frontend/Parser/formula_rewrite.k:808
lola: rewrite Frontend/Parser/formula_rewrite.k:808
lola: rewrite Frontend/Parser/formula_rewrite.k:806
lola: rewrite Frontend/Parser/formula_rewrite.k:808
lola: rewrite Frontend/Parser/formula_rewrite.k:811
lola: rewrite Frontend/Parser/formula_rewrite.k:808
lola: rewrite Frontend/Parser/formula_rewrite.k:814
lola: rewrite Frontend/Parser/formula_rewrite.k:814
lola: rewrite Frontend/Parser/formula_rewrite.k:812
lola: rewrite Frontend/Parser/formula_rewrite.k:811
lola: rewrite Frontend/Parser/formula_rewrite.k:814
lola: rewrite Frontend/Parser/formula_rewrite.k:809
lola: Created skeleton in 0.000000 secs.
lola: rewrite Frontend/Parser/formula_rewrite.k:815
lola: rewrite Frontend/Parser/formula_rewrite.k:806
lola: rewrite Frontend/Parser/formula_rewrite.k:810
lola: rewrite Frontend/Parser/formula_rewrite.k:813
lola: rewrite Frontend/Parser/formula_rewrite.k:806
lola: rewrite Frontend/Parser/formula_rewrite.k:810
lola: rewrite Frontend/Parser/formula_rewrite.k:812
lola: rewrite Frontend/Parser/formula_rewrite.k:808
lola: rewrite Frontend/Parser/formula_rewrite.k:808
lola: rewrite Frontend/Parser/formula_rewrite.k:807
lola: Created skeleton in 0.000000 secs.
lola: Created skeleton in 0.000000 secs.
lola: Created skeleton in 0.000000 secs.
lola: rewrite Frontend/Parser/formula_rewrite.k:726
lola: rewrite Frontend/Parser/formula_rewrite.k:787
lola: rewrite Frontend/Parser/formula_rewrite.k:808
lola: rewrite Frontend/Parser/formula_rewrite.k:812
lola: rewrite Frontend/Parser/formula_rewrite.k:806
lola: rewrite Frontend/Parser/formula_rewrite.k:808
lola: rewrite Frontend/Parser/formula_rewrite.k:812
lola: rewrite Frontend/Parser/formula_rewrite.k:812
lola: rewrite Frontend/Parser/formula_rewrite.k:809
lola: rewrite Frontend/Parser/formula_rewrite.k:806
lola: rewrite Frontend/Parser/formula_rewrite.k:813
lola: rewrite Frontend/Parser/formula_rewrite.k:812
lola: rewrite Frontend/Parser/formula_rewrite.k:808
lola: rewrite Frontend/Parser/formula_rewrite.k:813
lola: rewrite Frontend/Parser/formula_rewrite.k:806
lola: rewrite Frontend/Parser/formula_rewrite.k:806
lola: rewrite Frontend/Parser/formula_rewrite.k:726
lola: rewrite Frontend/Parser/formula_rewrite.k:787
lola: rewrite Frontend/Parser/formula_rewrite.k:813
lola: rewrite Frontend/Parser/formula_rewrite.k:806
lola: rewrite Frontend/Parser/formula_rewrite.k:807
lola: rewrite Frontend/Parser/formula_rewrite.k:808
lola: Created skeleton in 0.000000 secs.
lola: rewrite Frontend/Parser/formula_rewrite.k:807
lola: rewrite Frontend/Parser/formula_rewrite.k:811
lola: rewrite Frontend/Parser/formula_rewrite.k:807
lola: rewrite Frontend/Parser/formula_rewrite.k:814
lola: rewrite Frontend/Parser/formula_rewrite.k:814
lola: rewrite Frontend/Parser/formula_rewrite.k:806
lola: Created skeleton in 0.000000 secs.
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPK-PT-02560-CTLFireability-00: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-01: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-02: DISJ 0 1 1 0 2 0 0 0
MAPK-PT-02560-CTLFireability-03: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-04: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-05: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-06: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-07: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-08: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-09: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-10: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-13: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-15: CTL 0 1 0 0 1 0 0 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
9 CTL EXCL 5/257 5/32 MAPK-PT-02560-CTLFireability-02 1056333 m, 211266 m/sec, 5972551 t fired, .
Time elapsed: 5 secs. Pages in use: 5
# running tasks: 1 of 4 Visible: 13
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPK-PT-02560-CTLFireability-00: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-01: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-02: DISJ 0 1 1 0 2 0 0 0
MAPK-PT-02560-CTLFireability-03: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-04: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-05: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-06: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-07: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-08: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-09: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-10: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-13: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-15: CTL 0 1 0 0 1 0 0 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
9 CTL EXCL 10/257 8/32 MAPK-PT-02560-CTLFireability-02 1893191 m, 167371 m/sec, 11501501 t fired, .
Time elapsed: 10 secs. Pages in use: 8
# running tasks: 1 of 4 Visible: 13
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPK-PT-02560-CTLFireability-00: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-01: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-02: DISJ 0 1 1 0 2 0 0 0
MAPK-PT-02560-CTLFireability-03: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-04: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-05: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-06: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-07: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-08: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-09: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-10: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-13: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-15: CTL 0 1 0 0 1 0 0 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
9 CTL EXCL 15/257 11/32 MAPK-PT-02560-CTLFireability-02 2687477 m, 158857 m/sec, 17082639 t fired, .
Time elapsed: 15 secs. Pages in use: 11
# running tasks: 1 of 4 Visible: 13
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPK-PT-02560-CTLFireability-00: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-01: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-02: DISJ 0 1 1 0 2 0 0 0
MAPK-PT-02560-CTLFireability-03: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-04: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-05: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-06: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-07: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-08: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-09: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-10: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-13: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-15: CTL 0 1 0 0 1 0 0 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
9 CTL EXCL 20/257 15/32 MAPK-PT-02560-CTLFireability-02 3486868 m, 159878 m/sec, 22804738 t fired, .
Time elapsed: 20 secs. Pages in use: 15
# running tasks: 1 of 4 Visible: 13
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPK-PT-02560-CTLFireability-00: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-01: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-02: DISJ 0 1 1 0 2 0 0 0
MAPK-PT-02560-CTLFireability-03: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-04: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-05: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-06: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-07: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-08: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-09: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-10: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-13: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-15: CTL 0 1 0 0 1 0 0 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
9 CTL EXCL 25/257 18/32 MAPK-PT-02560-CTLFireability-02 4278658 m, 158358 m/sec, 28477321 t fired, .
Time elapsed: 25 secs. Pages in use: 18
# running tasks: 1 of 4 Visible: 13
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPK-PT-02560-CTLFireability-00: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-01: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-02: DISJ 0 1 1 0 2 0 0 0
MAPK-PT-02560-CTLFireability-03: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-04: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-05: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-06: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-07: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-08: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-09: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-10: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-13: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-15: CTL 0 1 0 0 1 0 0 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
9 CTL EXCL 30/257 22/32 MAPK-PT-02560-CTLFireability-02 5382819 m, 220832 m/sec, 33714488 t fired, .
Time elapsed: 30 secs. Pages in use: 22
# running tasks: 1 of 4 Visible: 13
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPK-PT-02560-CTLFireability-00: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-01: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-02: DISJ 0 1 1 0 2 0 0 0
MAPK-PT-02560-CTLFireability-03: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-04: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-05: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-06: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-07: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-08: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-09: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-10: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-13: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-15: CTL 0 1 0 0 1 0 0 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
9 CTL EXCL 35/257 28/32 MAPK-PT-02560-CTLFireability-02 6935466 m, 310529 m/sec, 38173936 t fired, .
Time elapsed: 35 secs. Pages in use: 28
# running tasks: 1 of 4 Visible: 13
lola: CANCELED task # 9 (type EXCL) for MAPK-PT-02560-CTLFireability-02 (memory limit exceeded)
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPK-PT-02560-CTLFireability-00: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-01: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-02: DISJ 0 1 0 0 2 0 1 0
MAPK-PT-02560-CTLFireability-03: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-04: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-05: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-06: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-07: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-08: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-09: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-10: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-13: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-15: CTL 0 1 0 0 1 0 0 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
Time elapsed: 40 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 13
lola: LAUNCH task # 41 (type EXCL) for 40 MAPK-PT-02560-CTLFireability-15
lola: time limit : 273 sec
lola: memory limit: 32 pages
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPK-PT-02560-CTLFireability-00: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-01: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-02: DISJ 0 1 0 0 2 0 1 0
MAPK-PT-02560-CTLFireability-03: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-04: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-05: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-06: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-07: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-08: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-09: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-10: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-13: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-15: CTL 0 0 1 0 1 0 0 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
41 CTL EXCL 5/273 7/32 MAPK-PT-02560-CTLFireability-15 1499244 m, 299848 m/sec, 8229891 t fired, .
Time elapsed: 45 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 13
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPK-PT-02560-CTLFireability-00: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-01: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-02: DISJ 0 1 0 0 2 0 1 0
MAPK-PT-02560-CTLFireability-03: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-04: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-05: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-06: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-07: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-08: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-09: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-10: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-13: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-15: CTL 0 0 1 0 1 0 0 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
41 CTL EXCL 10/273 15/32 MAPK-PT-02560-CTLFireability-15 3563519 m, 412855 m/sec, 16153481 t fired, .
Time elapsed: 50 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 13
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPK-PT-02560-CTLFireability-00: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-01: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-02: DISJ 0 1 0 0 2 0 1 0
MAPK-PT-02560-CTLFireability-03: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-04: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-05: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-06: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-07: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-08: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-09: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-10: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-13: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-15: CTL 0 0 1 0 1 0 0 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
41 CTL EXCL 15/273 24/32 MAPK-PT-02560-CTLFireability-15 5898324 m, 466961 m/sec, 24043648 t fired, .
Time elapsed: 55 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 13
lola: CANCELED task # 41 (type EXCL) for MAPK-PT-02560-CTLFireability-15 (memory limit exceeded)
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPK-PT-02560-CTLFireability-00: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-01: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-02: DISJ 0 1 0 0 2 0 1 0
MAPK-PT-02560-CTLFireability-03: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-04: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-05: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-06: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-07: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-08: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-09: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-10: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-13: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-15: CTL 0 0 0 0 1 0 1 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
Time elapsed: 60 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 13
lola: LAUNCH task # 38 (type EXCL) for 37 MAPK-PT-02560-CTLFireability-13
lola: time limit : 295 sec
lola: memory limit: 32 pages
lola: FINISHED task # 38 (type EXCL) for MAPK-PT-02560-CTLFireability-13
lola: result : false
lola: markings : 1
lola: time used : 0.000000
lola: memory pages used : 1
lola: LAUNCH task # 35 (type EXCL) for 34 MAPK-PT-02560-CTLFireability-10
lola: time limit : 321 sec
lola: memory limit: 32 pages
lola: FINISHED task # 35 (type EXCL) for MAPK-PT-02560-CTLFireability-10
lola: result : false
lola: time used : 0.000000
lola: memory pages used : 1
lola: LAUNCH task # 32 (type EXCL) for 31 MAPK-PT-02560-CTLFireability-09
lola: time limit : 354 sec
lola: memory limit: 32 pages
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPK-PT-02560-CTLFireability-10: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-13: CTL false CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPK-PT-02560-CTLFireability-00: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-01: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-02: DISJ 0 1 0 0 2 0 1 0
MAPK-PT-02560-CTLFireability-03: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-04: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-05: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-06: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-07: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-08: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-09: CTL 0 0 1 0 1 0 0 0
MAPK-PT-02560-CTLFireability-15: CTL 0 0 0 0 1 0 1 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
32 CTL EXCL 5/354 19/32 MAPK-PT-02560-CTLFireability-09 4559763 m, 911952 m/sec, 7854051 t fired, .
Time elapsed: 65 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 13
lola: CANCELED task # 32 (type EXCL) for MAPK-PT-02560-CTLFireability-09 (memory limit exceeded)
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPK-PT-02560-CTLFireability-10: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-13: CTL false CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPK-PT-02560-CTLFireability-00: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-01: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-02: DISJ 0 1 0 0 2 0 1 0
MAPK-PT-02560-CTLFireability-03: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-04: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-05: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-06: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-07: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-08: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-09: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-15: CTL 0 0 0 0 1 0 1 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
Time elapsed: 70 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 13
lola: LAUNCH task # 23 (type EXCL) for 22 MAPK-PT-02560-CTLFireability-06
lola: time limit : 392 sec
lola: memory limit: 32 pages
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPK-PT-02560-CTLFireability-10: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-13: CTL false CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPK-PT-02560-CTLFireability-00: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-01: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-02: DISJ 0 1 0 0 2 0 1 0
MAPK-PT-02560-CTLFireability-03: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-04: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-05: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-06: CTL 0 0 1 0 1 0 0 0
MAPK-PT-02560-CTLFireability-07: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-08: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-09: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-15: CTL 0 0 0 0 1 0 1 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
23 CTL EXCL 5/392 6/32 MAPK-PT-02560-CTLFireability-06 1481271 m, 296254 m/sec, 8008576 t fired, .
Time elapsed: 75 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 13
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPK-PT-02560-CTLFireability-10: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-13: CTL false CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPK-PT-02560-CTLFireability-00: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-01: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-02: DISJ 0 1 0 0 2 0 1 0
MAPK-PT-02560-CTLFireability-03: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-04: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-05: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-06: CTL 0 0 1 0 1 0 0 0
MAPK-PT-02560-CTLFireability-07: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-08: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-09: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-15: CTL 0 0 0 0 1 0 1 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
23 CTL EXCL 10/392 14/32 MAPK-PT-02560-CTLFireability-06 3318954 m, 367536 m/sec, 15174119 t fired, .
Time elapsed: 80 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 13
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPK-PT-02560-CTLFireability-10: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-13: CTL false CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPK-PT-02560-CTLFireability-00: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-01: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-02: DISJ 0 1 0 0 2 0 1 0
MAPK-PT-02560-CTLFireability-03: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-04: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-05: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-06: CTL 0 0 1 0 1 0 0 0
MAPK-PT-02560-CTLFireability-07: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-08: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-09: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-15: CTL 0 0 0 0 1 0 1 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
23 CTL EXCL 15/392 23/32 MAPK-PT-02560-CTLFireability-06 5449666 m, 426142 m/sec, 22361553 t fired, .
Time elapsed: 85 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 13
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPK-PT-02560-CTLFireability-10: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-13: CTL false CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPK-PT-02560-CTLFireability-00: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-01: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-02: DISJ 0 1 0 0 2 0 1 0
MAPK-PT-02560-CTLFireability-03: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-04: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-05: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-06: CTL 0 0 1 0 1 0 0 0
MAPK-PT-02560-CTLFireability-07: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-08: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-09: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-15: CTL 0 0 0 0 1 0 1 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
23 CTL EXCL 20/392 31/32 MAPK-PT-02560-CTLFireability-06 7520510 m, 414168 m/sec, 29348137 t fired, .
Time elapsed: 90 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 13
lola: CANCELED task # 23 (type EXCL) for MAPK-PT-02560-CTLFireability-06 (memory limit exceeded)
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPK-PT-02560-CTLFireability-10: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-13: CTL false CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPK-PT-02560-CTLFireability-00: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-01: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-02: DISJ 0 1 0 0 2 0 1 0
MAPK-PT-02560-CTLFireability-03: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-04: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-05: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-06: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-07: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-08: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-09: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-15: CTL 0 0 0 0 1 0 1 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
Time elapsed: 95 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 13
lola: LAUNCH task # 20 (type EXCL) for 19 MAPK-PT-02560-CTLFireability-05
lola: time limit : 438 sec
lola: memory limit: 32 pages
lola: FINISHED task # 20 (type EXCL) for MAPK-PT-02560-CTLFireability-05
lola: result : true
lola: markings : 5119
lola: fired transitions : 5118
lola: time used : 0.000000
lola: memory pages used : 1
lola: LAUNCH task # 17 (type EXCL) for 16 MAPK-PT-02560-CTLFireability-04
lola: time limit : 500 sec
lola: memory limit: 32 pages
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPK-PT-02560-CTLFireability-05: CTL true CTL model checker
MAPK-PT-02560-CTLFireability-10: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-13: CTL false CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPK-PT-02560-CTLFireability-00: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-01: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-02: DISJ 0 1 0 0 2 0 1 0
MAPK-PT-02560-CTLFireability-03: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-04: CTL 0 0 1 0 1 0 0 0
MAPK-PT-02560-CTLFireability-06: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-07: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-08: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-09: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-15: CTL 0 0 0 0 1 0 1 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
17 CTL EXCL 5/500 4/32 MAPK-PT-02560-CTLFireability-04 978470 m, 195694 m/sec, 9620065 t fired, .
Time elapsed: 100 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 13
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPK-PT-02560-CTLFireability-05: CTL true CTL model checker
MAPK-PT-02560-CTLFireability-10: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-13: CTL false CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPK-PT-02560-CTLFireability-00: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-01: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-02: DISJ 0 1 0 0 2 0 1 0
MAPK-PT-02560-CTLFireability-03: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-04: CTL 0 0 1 0 1 0 0 0
MAPK-PT-02560-CTLFireability-06: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-07: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-08: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-09: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-15: CTL 0 0 0 0 1 0 1 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
17 CTL EXCL 10/500 7/32 MAPK-PT-02560-CTLFireability-04 1677139 m, 139733 m/sec, 18456923 t fired, .
Time elapsed: 105 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 13
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPK-PT-02560-CTLFireability-05: CTL true CTL model checker
MAPK-PT-02560-CTLFireability-10: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-13: CTL false CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPK-PT-02560-CTLFireability-00: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-01: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-02: DISJ 0 1 0 0 2 0 1 0
MAPK-PT-02560-CTLFireability-03: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-04: CTL 0 0 1 0 1 0 0 0
MAPK-PT-02560-CTLFireability-06: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-07: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-08: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-09: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-15: CTL 0 0 0 0 1 0 1 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
17 CTL EXCL 15/500 10/32 MAPK-PT-02560-CTLFireability-04 2419658 m, 148503 m/sec, 27152353 t fired, .
Time elapsed: 110 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 13
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPK-PT-02560-CTLFireability-05: CTL true CTL model checker
MAPK-PT-02560-CTLFireability-10: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-13: CTL false CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPK-PT-02560-CTLFireability-00: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-01: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-02: DISJ 0 1 0 0 2 0 1 0
MAPK-PT-02560-CTLFireability-03: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-04: CTL 0 0 1 0 1 0 0 0
MAPK-PT-02560-CTLFireability-06: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-07: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-08: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-09: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-15: CTL 0 0 0 0 1 0 1 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
17 CTL EXCL 20/500 14/32 MAPK-PT-02560-CTLFireability-04 3235332 m, 163134 m/sec, 35614579 t fired, .
Time elapsed: 115 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 13
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPK-PT-02560-CTLFireability-05: CTL true CTL model checker
MAPK-PT-02560-CTLFireability-10: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-13: CTL false CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPK-PT-02560-CTLFireability-00: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-01: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-02: DISJ 0 1 0 0 2 0 1 0
MAPK-PT-02560-CTLFireability-03: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-04: CTL 0 0 1 0 1 0 0 0
MAPK-PT-02560-CTLFireability-06: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-07: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-08: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-09: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-15: CTL 0 0 0 0 1 0 1 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
17 CTL EXCL 25/500 17/32 MAPK-PT-02560-CTLFireability-04 4027367 m, 158407 m/sec, 43831017 t fired, .
Time elapsed: 120 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 13
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPK-PT-02560-CTLFireability-05: CTL true CTL model checker
MAPK-PT-02560-CTLFireability-10: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-13: CTL false CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPK-PT-02560-CTLFireability-00: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-01: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-02: DISJ 0 1 0 0 2 0 1 0
MAPK-PT-02560-CTLFireability-03: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-04: CTL 0 0 1 0 1 0 0 0
MAPK-PT-02560-CTLFireability-06: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-07: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-08: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-09: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-15: CTL 0 0 0 0 1 0 1 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
17 CTL EXCL 30/500 20/32 MAPK-PT-02560-CTLFireability-04 4783729 m, 151272 m/sec, 51676867 t fired, .
Time elapsed: 125 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 13
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPK-PT-02560-CTLFireability-05: CTL true CTL model checker
MAPK-PT-02560-CTLFireability-10: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-13: CTL false CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPK-PT-02560-CTLFireability-00: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-01: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-02: DISJ 0 1 0 0 2 0 1 0
MAPK-PT-02560-CTLFireability-03: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-04: CTL 0 0 1 0 1 0 0 0
MAPK-PT-02560-CTLFireability-06: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-07: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-08: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-09: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-15: CTL 0 0 0 0 1 0 1 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
17 CTL EXCL 35/500 23/32 MAPK-PT-02560-CTLFireability-04 5551930 m, 153640 m/sec, 59645553 t fired, .
Time elapsed: 130 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 13
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPK-PT-02560-CTLFireability-05: CTL true CTL model checker
MAPK-PT-02560-CTLFireability-10: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-13: CTL false CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPK-PT-02560-CTLFireability-00: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-01: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-02: DISJ 0 1 0 0 2 0 1 0
MAPK-PT-02560-CTLFireability-03: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-04: CTL 0 0 1 0 1 0 0 0
MAPK-PT-02560-CTLFireability-06: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-07: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-08: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-09: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-15: CTL 0 0 0 0 1 0 1 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
17 CTL EXCL 40/500 26/32 MAPK-PT-02560-CTLFireability-04 6311203 m, 151854 m/sec, 67521018 t fired, .
Time elapsed: 135 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 13
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPK-PT-02560-CTLFireability-05: CTL true CTL model checker
MAPK-PT-02560-CTLFireability-10: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-13: CTL false CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPK-PT-02560-CTLFireability-00: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-01: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-02: DISJ 0 1 0 0 2 0 1 0
MAPK-PT-02560-CTLFireability-03: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-04: CTL 0 0 1 0 1 0 0 0
MAPK-PT-02560-CTLFireability-06: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-07: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-08: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-09: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-15: CTL 0 0 0 0 1 0 1 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
17 CTL EXCL 45/500 29/32 MAPK-PT-02560-CTLFireability-04 7063943 m, 150548 m/sec, 75328110 t fired, .
Time elapsed: 140 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 13
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPK-PT-02560-CTLFireability-05: CTL true CTL model checker
MAPK-PT-02560-CTLFireability-10: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-13: CTL false CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPK-PT-02560-CTLFireability-00: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-01: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-02: DISJ 0 1 0 0 2 0 1 0
MAPK-PT-02560-CTLFireability-03: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-04: CTL 0 0 1 0 1 0 0 0
MAPK-PT-02560-CTLFireability-06: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-07: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-08: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-09: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-15: CTL 0 0 0 0 1 0 1 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
17 CTL EXCL 50/500 32/32 MAPK-PT-02560-CTLFireability-04 7812432 m, 149697 m/sec, 83094866 t fired, .
Time elapsed: 145 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 13
lola: CANCELED task # 17 (type EXCL) for MAPK-PT-02560-CTLFireability-04 (memory limit exceeded)
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPK-PT-02560-CTLFireability-05: CTL true CTL model checker
MAPK-PT-02560-CTLFireability-10: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-13: CTL false CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPK-PT-02560-CTLFireability-00: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-01: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-02: DISJ 0 1 0 0 2 0 1 0
MAPK-PT-02560-CTLFireability-03: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-04: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-06: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-07: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-08: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-09: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-15: CTL 0 0 0 0 1 0 1 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
Time elapsed: 150 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 13
lola: LAUNCH task # 14 (type EXCL) for 13 MAPK-PT-02560-CTLFireability-03
lola: time limit : 575 sec
lola: memory limit: 32 pages
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPK-PT-02560-CTLFireability-05: CTL true CTL model checker
MAPK-PT-02560-CTLFireability-10: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-13: CTL false CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPK-PT-02560-CTLFireability-00: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-01: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-02: DISJ 0 1 0 0 2 0 1 0
MAPK-PT-02560-CTLFireability-03: CTL 0 0 1 0 1 0 0 0
MAPK-PT-02560-CTLFireability-04: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-06: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-07: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-08: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-09: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-15: CTL 0 0 0 0 1 0 1 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
14 CTL EXCL 5/575 18/32 MAPK-PT-02560-CTLFireability-03 4415400 m, 883080 m/sec, 7607502 t fired, .
Time elapsed: 155 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 13
lola: CANCELED task # 14 (type EXCL) for MAPK-PT-02560-CTLFireability-03 (memory limit exceeded)
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPK-PT-02560-CTLFireability-05: CTL true CTL model checker
MAPK-PT-02560-CTLFireability-10: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-13: CTL false CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPK-PT-02560-CTLFireability-00: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-01: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-02: DISJ 0 1 0 0 2 0 1 0
MAPK-PT-02560-CTLFireability-03: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-04: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-06: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-07: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-08: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-09: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-15: CTL 0 0 0 0 1 0 1 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
Time elapsed: 160 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 13
lola: LAUNCH task # 44 (type EXCL) for 28 MAPK-PT-02560-CTLFireability-08
lola: time limit : 688 sec
lola: memory limit: 32 pages
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPK-PT-02560-CTLFireability-05: CTL true CTL model checker
MAPK-PT-02560-CTLFireability-10: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-13: CTL false CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPK-PT-02560-CTLFireability-00: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-01: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-02: DISJ 0 1 0 0 2 0 1 0
MAPK-PT-02560-CTLFireability-03: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-04: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-06: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-07: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-08: EFAG 0 0 1 0 1 0 0 0
MAPK-PT-02560-CTLFireability-09: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-15: CTL 0 0 0 0 1 0 1 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
44 AGEF EXCL 5/688 7/32 MAPK-PT-02560-CTLFireability-08 1886747 m, 377349 m/sec, 8451473 t fired, .
Time elapsed: 165 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 13
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPK-PT-02560-CTLFireability-05: CTL true CTL model checker
MAPK-PT-02560-CTLFireability-10: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-13: CTL false CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPK-PT-02560-CTLFireability-00: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-01: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-02: DISJ 0 1 0 0 2 0 1 0
MAPK-PT-02560-CTLFireability-03: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-04: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-06: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-07: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-08: EFAG 0 0 1 0 1 0 0 0
MAPK-PT-02560-CTLFireability-09: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-15: CTL 0 0 0 0 1 0 1 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
44 AGEF EXCL 10/688 20/32 MAPK-PT-02560-CTLFireability-08 5322149 m, 687080 m/sec, 16610342 t fired, .
Time elapsed: 170 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 13
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPK-PT-02560-CTLFireability-05: CTL true CTL model checker
MAPK-PT-02560-CTLFireability-10: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-13: CTL false CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPK-PT-02560-CTLFireability-00: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-01: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-02: DISJ 0 1 0 0 2 0 1 0
MAPK-PT-02560-CTLFireability-03: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-04: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-06: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-07: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-08: EFAG 0 0 1 0 1 0 0 0
MAPK-PT-02560-CTLFireability-09: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-15: CTL 0 0 0 0 1 0 1 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
44 AGEF EXCL 15/688 32/32 MAPK-PT-02560-CTLFireability-08 8525415 m, 640653 m/sec, 24213381 t fired, .
Time elapsed: 175 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 13
lola: CANCELED task # 44 (type EXCL) for MAPK-PT-02560-CTLFireability-08 (memory limit exceeded)
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPK-PT-02560-CTLFireability-05: CTL true CTL model checker
MAPK-PT-02560-CTLFireability-10: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-13: CTL false CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPK-PT-02560-CTLFireability-00: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-01: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-02: DISJ 0 1 0 0 2 0 1 0
MAPK-PT-02560-CTLFireability-03: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-04: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-06: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-07: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-08: EFAG 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-09: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-15: CTL 0 0 0 0 1 0 1 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
Time elapsed: 180 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 13
lola: LAUNCH task # 43 (type EXCL) for 0 MAPK-PT-02560-CTLFireability-00
lola: time limit : 855 sec
lola: memory limit: 32 pages
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPK-PT-02560-CTLFireability-05: CTL true CTL model checker
MAPK-PT-02560-CTLFireability-10: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-13: CTL false CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPK-PT-02560-CTLFireability-00: EFAG 0 0 1 0 1 0 0 0
MAPK-PT-02560-CTLFireability-01: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-02: DISJ 0 1 0 0 2 0 1 0
MAPK-PT-02560-CTLFireability-03: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-04: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-06: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-07: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-08: EFAG 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-09: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-15: CTL 0 0 0 0 1 0 1 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
43 AGEF EXCL 5/855 13/32 MAPK-PT-02560-CTLFireability-00 3374789 m, 674957 m/sec, 8079974 t fired, .
Time elapsed: 185 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 13
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPK-PT-02560-CTLFireability-05: CTL true CTL model checker
MAPK-PT-02560-CTLFireability-10: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-13: CTL false CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPK-PT-02560-CTLFireability-00: EFAG 0 0 1 0 1 0 0 0
MAPK-PT-02560-CTLFireability-01: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-02: DISJ 0 1 0 0 2 0 1 0
MAPK-PT-02560-CTLFireability-03: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-04: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-06: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-07: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-08: EFAG 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-09: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-15: CTL 0 0 0 0 1 0 1 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
43 AGEF EXCL 10/855 24/32 MAPK-PT-02560-CTLFireability-00 6540063 m, 633054 m/sec, 15592080 t fired, .
Time elapsed: 190 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 13
lola: CANCELED task # 43 (type EXCL) for MAPK-PT-02560-CTLFireability-00 (memory limit exceeded)
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPK-PT-02560-CTLFireability-05: CTL true CTL model checker
MAPK-PT-02560-CTLFireability-10: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-13: CTL false CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPK-PT-02560-CTLFireability-00: EFAG 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-01: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-02: DISJ 0 1 0 0 2 0 1 0
MAPK-PT-02560-CTLFireability-03: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-04: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-06: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-07: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-08: EFAG 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-09: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-15: CTL 0 0 0 0 1 0 1 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
Time elapsed: 195 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 13
lola: LAUNCH task # 4 (type EXCL) for 3 MAPK-PT-02560-CTLFireability-01
lola: time limit : 1135 sec
lola: memory limit: 32 pages
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPK-PT-02560-CTLFireability-05: CTL true CTL model checker
MAPK-PT-02560-CTLFireability-10: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-13: CTL false CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPK-PT-02560-CTLFireability-00: EFAG 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-01: CTL 0 0 1 0 1 0 0 0
MAPK-PT-02560-CTLFireability-02: DISJ 0 1 0 0 2 0 1 0
MAPK-PT-02560-CTLFireability-03: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-04: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-06: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-07: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-08: EFAG 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-09: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-15: CTL 0 0 0 0 1 0 1 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
4 CTL EXCL 5/1135 11/32 MAPK-PT-02560-CTLFireability-01 2619066 m, 523813 m/sec, 7965277 t fired, .
Time elapsed: 200 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 13
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPK-PT-02560-CTLFireability-05: CTL true CTL model checker
MAPK-PT-02560-CTLFireability-10: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-13: CTL false CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPK-PT-02560-CTLFireability-00: EFAG 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-01: CTL 0 0 1 0 1 0 0 0
MAPK-PT-02560-CTLFireability-02: DISJ 0 1 0 0 2 0 1 0
MAPK-PT-02560-CTLFireability-03: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-04: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-06: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-07: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-08: EFAG 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-09: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-15: CTL 0 0 0 0 1 0 1 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
4 CTL EXCL 10/1135 17/32 MAPK-PT-02560-CTLFireability-01 4118266 m, 299840 m/sec, 15003022 t fired, .
Time elapsed: 205 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 13
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPK-PT-02560-CTLFireability-05: CTL true CTL model checker
MAPK-PT-02560-CTLFireability-10: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-13: CTL false CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPK-PT-02560-CTLFireability-00: EFAG 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-01: CTL 0 0 1 0 1 0 0 0
MAPK-PT-02560-CTLFireability-02: DISJ 0 1 0 0 2 0 1 0
MAPK-PT-02560-CTLFireability-03: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-04: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-06: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-07: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-08: EFAG 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-09: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-15: CTL 0 0 0 0 1 0 1 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
4 CTL EXCL 15/1135 24/32 MAPK-PT-02560-CTLFireability-01 5792891 m, 334925 m/sec, 21363658 t fired, .
Time elapsed: 210 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 13
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPK-PT-02560-CTLFireability-05: CTL true CTL model checker
MAPK-PT-02560-CTLFireability-10: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-13: CTL false CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPK-PT-02560-CTLFireability-00: EFAG 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-01: CTL 0 0 1 0 1 0 0 0
MAPK-PT-02560-CTLFireability-02: DISJ 0 1 0 0 2 0 1 0
MAPK-PT-02560-CTLFireability-03: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-04: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-06: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-07: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-08: EFAG 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-09: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-15: CTL 0 0 0 0 1 0 1 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
4 CTL EXCL 20/1135 31/32 MAPK-PT-02560-CTLFireability-01 7432544 m, 327930 m/sec, 27589945 t fired, .
Time elapsed: 215 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 13
lola: CANCELED task # 4 (type EXCL) for MAPK-PT-02560-CTLFireability-01 (memory limit exceeded)
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPK-PT-02560-CTLFireability-05: CTL true CTL model checker
MAPK-PT-02560-CTLFireability-10: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-13: CTL false CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPK-PT-02560-CTLFireability-00: EFAG 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-01: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-02: DISJ 0 1 0 0 2 0 1 0
MAPK-PT-02560-CTLFireability-03: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-04: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-06: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-07: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-08: EFAG 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-09: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-15: CTL 0 0 0 0 1 0 1 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
Time elapsed: 220 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 13
lola: LAUNCH task # 26 (type EXCL) for 25 MAPK-PT-02560-CTLFireability-07
lola: time limit : 1690 sec
lola: memory limit: 32 pages
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPK-PT-02560-CTLFireability-05: CTL true CTL model checker
MAPK-PT-02560-CTLFireability-10: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-13: CTL false CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPK-PT-02560-CTLFireability-00: EFAG 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-01: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-02: DISJ 0 1 0 0 2 0 1 0
MAPK-PT-02560-CTLFireability-03: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-04: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-06: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-07: CTL 0 0 1 0 1 0 0 0
MAPK-PT-02560-CTLFireability-08: EFAG 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-09: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-15: CTL 0 0 0 0 1 0 1 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
26 CTL EXCL 5/1690 11/32 MAPK-PT-02560-CTLFireability-07 2656559 m, 531311 m/sec, 8188301 t fired, .
Time elapsed: 225 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 13
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPK-PT-02560-CTLFireability-05: CTL true CTL model checker
MAPK-PT-02560-CTLFireability-10: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-13: CTL false CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPK-PT-02560-CTLFireability-00: EFAG 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-01: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-02: DISJ 0 1 0 0 2 0 1 0
MAPK-PT-02560-CTLFireability-03: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-04: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-06: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-07: CTL 0 0 1 0 1 0 0 0
MAPK-PT-02560-CTLFireability-08: EFAG 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-09: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-15: CTL 0 0 0 0 1 0 1 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
26 CTL EXCL 10/1690 21/32 MAPK-PT-02560-CTLFireability-07 5111780 m, 491044 m/sec, 15719473 t fired, .
Time elapsed: 230 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 13
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPK-PT-02560-CTLFireability-05: CTL true CTL model checker
MAPK-PT-02560-CTLFireability-10: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-13: CTL false CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPK-PT-02560-CTLFireability-00: EFAG 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-01: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-02: DISJ 0 1 0 0 2 0 1 0
MAPK-PT-02560-CTLFireability-03: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-04: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-06: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-07: CTL 0 0 1 0 1 0 0 0
MAPK-PT-02560-CTLFireability-08: EFAG 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-09: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-15: CTL 0 0 0 0 1 0 1 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
26 CTL EXCL 15/1690 31/32 MAPK-PT-02560-CTLFireability-07 7503839 m, 478411 m/sec, 23055487 t fired, .
Time elapsed: 235 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 13
lola: CANCELED task # 26 (type EXCL) for MAPK-PT-02560-CTLFireability-07 (memory limit exceeded)
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPK-PT-02560-CTLFireability-05: CTL true CTL model checker
MAPK-PT-02560-CTLFireability-10: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-13: CTL false CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPK-PT-02560-CTLFireability-00: EFAG 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-01: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-02: DISJ 0 1 0 0 2 0 1 0
MAPK-PT-02560-CTLFireability-03: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-04: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-06: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-08: EFAG 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-09: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-15: CTL 0 0 0 0 1 0 1 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
Time elapsed: 240 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 13
lola: LAUNCH task # 11 (type EXCL) for 6 MAPK-PT-02560-CTLFireability-02
lola: time limit : 3360 sec
lola: memory limit: 32 pages
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPK-PT-02560-CTLFireability-05: CTL true CTL model checker
MAPK-PT-02560-CTLFireability-10: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-13: CTL false CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPK-PT-02560-CTLFireability-00: EFAG 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-01: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-02: DISJ 0 0 1 0 2 0 1 0
MAPK-PT-02560-CTLFireability-03: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-04: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-06: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-08: EFAG 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-09: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-15: CTL 0 0 0 0 1 0 1 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
11 CTL EXCL 5/3360 7/32 MAPK-PT-02560-CTLFireability-02 1513096 m, 302619 m/sec, 8193583 t fired, .
Time elapsed: 245 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 13
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPK-PT-02560-CTLFireability-05: CTL true CTL model checker
MAPK-PT-02560-CTLFireability-10: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-13: CTL false CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPK-PT-02560-CTLFireability-00: EFAG 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-01: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-02: DISJ 0 0 1 0 2 0 1 0
MAPK-PT-02560-CTLFireability-03: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-04: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-06: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-08: EFAG 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-09: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-15: CTL 0 0 0 0 1 0 1 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
11 CTL EXCL 10/3360 13/32 MAPK-PT-02560-CTLFireability-02 3170130 m, 331406 m/sec, 14652260 t fired, .
Time elapsed: 250 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 13
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPK-PT-02560-CTLFireability-05: CTL true CTL model checker
MAPK-PT-02560-CTLFireability-10: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-13: CTL false CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPK-PT-02560-CTLFireability-00: EFAG 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-01: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-02: DISJ 0 0 1 0 2 0 1 0
MAPK-PT-02560-CTLFireability-03: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-04: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-06: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-08: EFAG 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-09: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-15: CTL 0 0 0 0 1 0 1 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
11 CTL EXCL 15/3360 20/32 MAPK-PT-02560-CTLFireability-02 4934976 m, 352969 m/sec, 20571349 t fired, .
Time elapsed: 255 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 13
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPK-PT-02560-CTLFireability-05: CTL true CTL model checker
MAPK-PT-02560-CTLFireability-10: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-13: CTL false CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPK-PT-02560-CTLFireability-00: EFAG 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-01: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-02: DISJ 0 0 1 0 2 0 1 0
MAPK-PT-02560-CTLFireability-03: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-04: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-06: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-08: EFAG 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-09: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-15: CTL 0 0 0 0 1 0 1 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
11 CTL EXCL 20/3360 27/32 MAPK-PT-02560-CTLFireability-02 6663487 m, 345702 m/sec, 26385371 t fired, .
Time elapsed: 260 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 13
lola: CANCELED task # 11 (type EXCL) for MAPK-PT-02560-CTLFireability-02 (memory limit exceeded)
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPK-PT-02560-CTLFireability-05: CTL true CTL model checker
MAPK-PT-02560-CTLFireability-10: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-13: CTL false CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPK-PT-02560-CTLFireability-00: EFAG 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-01: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-02: DISJ 0 0 0 0 2 0 2 0
MAPK-PT-02560-CTLFireability-03: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-04: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-06: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-08: EFAG 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-09: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-15: CTL 0 0 0 0 1 0 1 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
Time elapsed: 265 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 13
lola: Portfolio finished: no open tasks 13
FINAL RESULTS
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPK-PT-02560-CTLFireability-00: EFAG unknown AGGR
MAPK-PT-02560-CTLFireability-01: CTL unknown AGGR
MAPK-PT-02560-CTLFireability-02: DISJ unknown DISJ
MAPK-PT-02560-CTLFireability-03: CTL unknown AGGR
MAPK-PT-02560-CTLFireability-04: CTL unknown AGGR
MAPK-PT-02560-CTLFireability-05: CTL true CTL model checker
MAPK-PT-02560-CTLFireability-06: CTL unknown AGGR
MAPK-PT-02560-CTLFireability-07: CTL unknown AGGR
MAPK-PT-02560-CTLFireability-08: EFAG unknown AGGR
MAPK-PT-02560-CTLFireability-09: CTL unknown AGGR
MAPK-PT-02560-CTLFireability-10: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-13: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-15: CTL unknown AGGR
Time elapsed: 265 secs. Pages in use: 32
Sequence of Actions to be Executed by the VM
This is useful if one wants to reexecute the tool in the VM from the submitted image disk.
set -x
# this is for BenchKit: configuration of major elements for the test
export BK_INPUT="MAPK-PT-02560"
export BK_EXAMINATION="CTLFireability"
export BK_TOOL="lolaxred"
export BK_RESULT_DIR="/tmp/BK_RESULTS/OUTPUTS"
export BK_TIME_CONFINEMENT="3600"
export BK_MEMORY_CONFINEMENT="16384"
export BK_BIN_PATH="/home/mcc/BenchKit/bin/"
# this is specific to your benchmark or test
export BIN_DIR="$HOME/BenchKit/bin"
# remove the execution directoty if it exists (to avoid increse of .vmdk images)
if [ -d execution ] ; then
rm -rf execution
fi
# this is for BenchKit: explicit launching of the test
echo "====================================================================="
echo " Generated by BenchKit 2-5348"
echo " Executing tool lolaxred"
echo " Input is MAPK-PT-02560, examination is CTLFireability"
echo " Time confinement is $BK_TIME_CONFINEMENT seconds"
echo " Memory confinement is 16384 MBytes"
echo " Number of cores is 4"
echo " Run identifier is r231-tall-167856416300610"
echo "====================================================================="
echo
echo "--------------------"
echo "preparation of the directory to be used:"
tar xzf /home/mcc/BenchKit/INPUTS/MAPK-PT-02560.tgz
mv MAPK-PT-02560 execution
cd execution
if [ "CTLFireability" = "ReachabilityDeadlock" ] || [ "CTLFireability" = "UpperBounds" ] || [ "CTLFireability" = "QuasiLiveness" ] || [ "CTLFireability" = "StableMarking" ] || [ "CTLFireability" = "Liveness" ] || [ "CTLFireability" = "OneSafe" ] || [ "CTLFireability" = "StateSpace" ]; then
rm -f GenericPropertiesVerdict.xml
fi
pwd
ls -lh
echo
echo "--------------------"
echo "content from stdout:"
echo
echo "=== Data for post analysis generated by BenchKit (invocation template)"
echo
if [ "CTLFireability" = "UpperBounds" ] ; then
echo "The expected result is a vector of positive values"
echo NUM_VECTOR
elif [ "CTLFireability" != "StateSpace" ] ; then
echo "The expected result is a vector of booleans"
echo BOOL_VECTOR
else
echo "no data necessary for post analysis"
fi
echo
if [ -f "CTLFireability.txt" ] ; then
echo "here is the order used to build the result vector(from text file)"
for x in $(grep Property CTLFireability.txt | cut -d ' ' -f 2 | sort -u) ; do
echo "FORMULA_NAME $x"
done
elif [ -f "CTLFireability.xml" ] ; then # for cunf (txt files deleted;-)
echo echo "here is the order used to build the result vector(from xml file)"
for x in $(grep '
echo "FORMULA_NAME $x"
done
elif [ "CTLFireability" = "ReachabilityDeadlock" ] || [ "CTLFireability" = "QuasiLiveness" ] || [ "CTLFireability" = "StableMarking" ] || [ "CTLFireability" = "Liveness" ] || [ "CTLFireability" = "OneSafe" ] ; then
echo "FORMULA_NAME CTLFireability"
fi
echo
echo "=== Now, execution of the tool begins"
echo
echo -n "BK_START "
date -u +%s%3N
echo
timeout -s 9 $BK_TIME_CONFINEMENT bash -c "/home/mcc/BenchKit/BenchKit_head.sh 2> STDERR ; echo ; echo -n \"BK_STOP \" ; date -u +%s%3N"
if [ $? -eq 137 ] ; then
echo
echo "BK_TIME_CONFINEMENT_REACHED"
fi
echo
echo "--------------------"
echo "content from stderr:"
echo
cat STDERR ;