About the Execution of LoLA for MAPK-PT-02560
Execution Summary | |||||
Max Memory Used (MB) |
Time wait (ms) | CPU Usage (ms) | I/O Wait (ms) | Computed Result | Execution Status |
8080.268 | 215518.00 | 177099.00 | 677.80 | ??????????FTFFT? | normal |
Execution Chart
We display below the execution chart for this examination (boot time has been removed).
Trace from the execution
Formatting '/data/fkordon/mcc2023-input.r230-tall-167856414900610.qcow2', fmt=qcow2 size=4294967296 backing_file=/data/fkordon/mcc2023-input.qcow2 cluster_size=65536 lazy_refcounts=off refcount_bits=16
Waiting for the VM to be ready (probing ssh)
..........................................
=====================================================================
Generated by BenchKit 2-5348
Executing tool lola
Input is MAPK-PT-02560, examination is CTLFireability
Time confinement is 3600 seconds
Memory confinement is 16384 MBytes
Number of cores is 4
Run identifier is r230-tall-167856414900610
=====================================================================
--------------------
preparation of the directory to be used:
/home/mcc/execution
total 504K
-rw-r--r-- 1 mcc users 9.7K Feb 26 10:51 CTLCardinality.txt
-rw-r--r-- 1 mcc users 104K Feb 26 10:51 CTLCardinality.xml
-rw-r--r-- 1 mcc users 4.5K Feb 26 10:51 CTLFireability.txt
-rw-r--r-- 1 mcc users 39K Feb 26 10:51 CTLFireability.xml
-rw-r--r-- 1 mcc users 4.2K Jan 29 11:40 GenericPropertiesDefinition.xml
-rw-r--r-- 1 mcc users 6.2K Jan 29 11:40 GenericPropertiesVerdict.xml
-rw-r--r-- 1 mcc users 3.7K Feb 25 16:22 LTLCardinality.txt
-rw-r--r-- 1 mcc users 23K Feb 25 16:22 LTLCardinality.xml
-rw-r--r-- 1 mcc users 2.0K Feb 25 16:22 LTLFireability.txt
-rw-r--r-- 1 mcc users 16K Feb 25 16:22 LTLFireability.xml
-rw-r--r-- 1 mcc users 12K Feb 26 10:52 ReachabilityCardinality.txt
-rw-r--r-- 1 mcc users 110K Feb 26 10:52 ReachabilityCardinality.xml
-rw-r--r-- 1 mcc users 9.8K Feb 26 10:52 ReachabilityFireability.txt
-rw-r--r-- 1 mcc users 92K Feb 26 10:52 ReachabilityFireability.xml
-rw-r--r-- 1 mcc users 1.6K Feb 25 16:22 UpperBounds.txt
-rw-r--r-- 1 mcc users 3.7K Feb 25 16:22 UpperBounds.xml
-rw-r--r-- 1 mcc users 6 Mar 5 18:22 equiv_col
-rw-r--r-- 1 mcc users 6 Mar 5 18:22 instance
-rw-r--r-- 1 mcc users 6 Mar 5 18:22 iscolored
-rw-r--r-- 1 mcc users 25K Mar 5 18:22 model.pnml
--------------------
content from stdout:
=== Data for post analysis generated by BenchKit (invocation template)
The expected result is a vector of booleans
BOOL_VECTOR
here is the order used to build the result vector(from text file)
FORMULA_NAME MAPK-PT-02560-CTLFireability-00
FORMULA_NAME MAPK-PT-02560-CTLFireability-01
FORMULA_NAME MAPK-PT-02560-CTLFireability-02
FORMULA_NAME MAPK-PT-02560-CTLFireability-03
FORMULA_NAME MAPK-PT-02560-CTLFireability-04
FORMULA_NAME MAPK-PT-02560-CTLFireability-05
FORMULA_NAME MAPK-PT-02560-CTLFireability-06
FORMULA_NAME MAPK-PT-02560-CTLFireability-07
FORMULA_NAME MAPK-PT-02560-CTLFireability-08
FORMULA_NAME MAPK-PT-02560-CTLFireability-09
FORMULA_NAME MAPK-PT-02560-CTLFireability-10
FORMULA_NAME MAPK-PT-02560-CTLFireability-11
FORMULA_NAME MAPK-PT-02560-CTLFireability-12
FORMULA_NAME MAPK-PT-02560-CTLFireability-13
FORMULA_NAME MAPK-PT-02560-CTLFireability-14
FORMULA_NAME MAPK-PT-02560-CTLFireability-15
=== Now, execution of the tool begins
BK_START 1679489083791
bash -c /home/mcc/BenchKit/BenchKit_head.sh 2> STDERR ; echo ; echo -n "BK_STOP " ; date -u +%s%3N
Invoking MCC driver with
BK_TOOL=lola
BK_EXAMINATION=CTLFireability
BK_BIN_PATH=/home/mcc/BenchKit/bin/
BK_TIME_CONFINEMENT=3600
BK_INPUT=MAPK-PT-02560
Not applying reductions.
Model is PT
CTLFireability PT
starting LoLA
BK_INPUT MAPK-PT-02560
BK_EXAMINATION: CTLFireability
bin directory: /home/mcc/BenchKit/bin//../lola/bin/
current directory: /home/mcc/execution
CTLFireability
FORMULA MAPK-PT-02560-CTLFireability-14 TRUE TECHNIQUES COLLATERAL_PROCESSING EXPLICIT TOPOLOGICAL STATE_COMPRESSION STUBBORN_SETS USE_NUPN UNFOLDING_TO_PT
FORMULA MAPK-PT-02560-CTLFireability-13 FALSE TECHNIQUES COLLATERAL_PROCESSING EXPLICIT TOPOLOGICAL STATE_COMPRESSION STUBBORN_SETS USE_NUPN UNFOLDING_TO_PT
FORMULA MAPK-PT-02560-CTLFireability-10 FALSE TECHNIQUES COLLATERAL_PROCESSING EXPLICIT TOPOLOGICAL STATE_COMPRESSION STUBBORN_SETS USE_NUPN UNFOLDING_TO_PT
FORMULA MAPK-PT-02560-CTLFireability-11 TRUE TECHNIQUES COLLATERAL_PROCESSING EXPLICIT TOPOLOGICAL STATE_COMPRESSION STUBBORN_SETS USE_NUPN UNFOLDING_TO_PT
FORMULA MAPK-PT-02560-CTLFireability-12 FALSE TECHNIQUES COLLATERAL_PROCESSING EXPLICIT TOPOLOGICAL STATE_COMPRESSION STUBBORN_SETS USE_NUPN UNFOLDING_TO_PT
BK_STOP 1679489299309
--------------------
content from stderr:
lola: MEM LIMIT 32
lola: MEM LIMIT 5
lola: NET
lola: input: PNML file (--pnmlnet)
lola: reading net from /home/mcc/execution/model.pnml
lola: reading pnml
lola: PNML file contains place/transition net
lola: finished parsing
lola: closed net file /home/mcc/execution/model.pnml
lola: Reading formula.
lola: Using XML format (--xmlformula)
lola: reading XML formula
lola: reading formula from /home/mcc/execution/CTLFireability.xml
lola: rewrite Frontend/Parser/formula_rewrite.k:388
lola: rewrite Frontend/Parser/formula_rewrite.k:250
lola: rewrite Frontend/Parser/formula_rewrite.k:550
lola: rewrite Frontend/Parser/formula_rewrite.k:550
lola: rewrite Frontend/Parser/formula_rewrite.k:317
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:314
lola: rewrite Frontend/Parser/formula_rewrite.k:325
lola: rewrite Frontend/Parser/formula_rewrite.k:328
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:317
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:314
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:325
lola: rewrite Frontend/Parser/formula_rewrite.k:337
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:317
lola: rewrite Frontend/Parser/formula_rewrite.k:314
lola: rewrite Frontend/Parser/formula_rewrite.k:299
lola: rewrite Frontend/Parser/formula_rewrite.k:317
lola: rewrite Frontend/Parser/formula_rewrite.k:322
lola: rewrite Frontend/Parser/formula_rewrite.k:331
lola: rewrite Frontend/Parser/formula_rewrite.k:299
lola: rewrite Frontend/Parser/formula_rewrite.k:299
lola: rewrite Frontend/Parser/formula_rewrite.k:314
lola: rewrite Frontend/Parser/formula_rewrite.k:299
lola: rewrite Frontend/Parser/formula_rewrite.k:317
lola: rewrite Frontend/Parser/formula_rewrite.k:299
lola: rewrite Frontend/Parser/formula_rewrite.k:322
lola: rewrite Frontend/Parser/formula_rewrite.k:340
lola: rewrite Frontend/Parser/formula_rewrite.k:299
lola: rewrite Frontend/Parser/formula_rewrite.k:299
lola: rewrite Frontend/Parser/formula_rewrite.k:547
lola: rewrite Frontend/Parser/formula_rewrite.k:322
lola: rewrite Frontend/Parser/formula_rewrite.k:334
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:250
lola: rewrite Frontend/Parser/formula_rewrite.k:472
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:325
lola: rewrite Frontend/Parser/formula_rewrite.k:331
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:317
lola: rewrite Frontend/Parser/formula_rewrite.k:322
lola: rewrite Frontend/Parser/formula_rewrite.k:331
lola: rewrite Frontend/Parser/formula_rewrite.k:314
lola: rewrite Frontend/Parser/formula_rewrite.k:322
lola: rewrite Frontend/Parser/formula_rewrite.k:331
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:314
lola: rewrite Frontend/Parser/formula_rewrite.k:325
lola: rewrite Frontend/Parser/formula_rewrite.k:334
lola: rewrite Frontend/Parser/formula_rewrite.k:299
lola: rewrite Frontend/Parser/formula_rewrite.k:314
lola: rewrite Frontend/Parser/formula_rewrite.k:322
lola: rewrite Frontend/Parser/formula_rewrite.k:337
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:317
lola: rewrite Frontend/Parser/formula_rewrite.k:322
lola: rewrite Frontend/Parser/formula_rewrite.k:328
lola: rewrite Frontend/Parser/formula_rewrite.k:325
lola: rewrite Frontend/Parser/formula_rewrite.k:331
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:322
lola: rewrite Frontend/Parser/formula_rewrite.k:337
lola: rewrite Frontend/Parser/formula_rewrite.k:317
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:317
lola: rewrite Frontend/Parser/formula_rewrite.k:314
lola: rewrite Frontend/Parser/formula_rewrite.k:317
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:325
lola: rewrite Frontend/Parser/formula_rewrite.k:337
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:322
lola: rewrite Frontend/Parser/formula_rewrite.k:328
lola: rewrite Frontend/Parser/formula_rewrite.k:299
lola: RELEASE
lola: RELEASE
lola: RELEASE
lola: rewrite Frontend/Parser/formula_rewrite.k:314
lola: rewrite Frontend/Parser/formula_rewrite.k:322
lola: rewrite Frontend/Parser/formula_rewrite.k:331
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:322
lola: rewrite Frontend/Parser/formula_rewrite.k:334
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:325
lola: rewrite Frontend/Parser/formula_rewrite.k:334
lola: rewrite Frontend/Parser/formula_rewrite.k:322
lola: rewrite Frontend/Parser/formula_rewrite.k:328
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:317
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:322
lola: rewrite Frontend/Parser/formula_rewrite.k:331
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:550
lola: rewrite Frontend/Parser/formula_rewrite.k:322
lola: rewrite Frontend/Parser/formula_rewrite.k:328
lola: rewrite Frontend/Parser/formula_rewrite.k:325
lola: rewrite Frontend/Parser/formula_rewrite.k:331
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:400
lola: rewrite Frontend/Parser/formula_rewrite.k:397
lola: rewrite Frontend/Parser/formula_rewrite.k:325
lola: rewrite Frontend/Parser/formula_rewrite.k:328
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:325
lola: rewrite Frontend/Parser/formula_rewrite.k:334
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:322
lola: rewrite Frontend/Parser/formula_rewrite.k:331
lola: rewrite Frontend/Parser/formula_rewrite.k:322
lola: rewrite Frontend/Parser/formula_rewrite.k:334
lola: rewrite Frontend/Parser/formula_rewrite.k:299
lola: rewrite Frontend/Parser/formula_rewrite.k:314
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:322
lola: rewrite Frontend/Parser/formula_rewrite.k:334
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:314
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:314
lola: rewrite Frontend/Parser/formula_rewrite.k:325
lola: rewrite Frontend/Parser/formula_rewrite.k:337
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:325
lola: rewrite Frontend/Parser/formula_rewrite.k:337
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: RELEASE
lola: RELEASE
lola: rewrite Frontend/Parser/formula_rewrite.k:250
lola: rewrite Frontend/Parser/formula_rewrite.k:322
lola: rewrite Frontend/Parser/formula_rewrite.k:334
lola: rewrite Frontend/Parser/formula_rewrite.k:317
lola: rewrite Frontend/Parser/formula_rewrite.k:325
lola: rewrite Frontend/Parser/formula_rewrite.k:328
lola: rewrite Frontend/Parser/formula_rewrite.k:322
lola: rewrite Frontend/Parser/formula_rewrite.k:334
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:317
lola: rewrite Frontend/Parser/formula_rewrite.k:314
lola: rewrite Frontend/Parser/formula_rewrite.k:322
lola: rewrite Frontend/Parser/formula_rewrite.k:337
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:314
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: RELEASE
lola: Created skeleton in 0.000000 secs.
lola: Created skeleton in 0.000000 secs.
lola: Created skeleton in 0.000000 secs.
lola: Created skeleton in 0.000000 secs.
lola: Rule S: 0 transitions removed,0 places removed
lola: Created skeleton in 0.000000 secs.
lola: Created skeleton in 0.000000 secs.
lola: Created skeleton in 0.000000 secs.
lola: Created skeleton in 0.000000 secs.
lola: Created skeleton in 0.000000 secs.
lola: rewrite Frontend/Parser/formula_rewrite.k:813
lola: rewrite Frontend/Parser/formula_rewrite.k:806
lola: LAUNCH task # 4 (type EXCL) for 3 MAPK-PT-02560-CTLFireability-01
lola: time limit : 144 sec
lola: memory limit: 32 pages
lola: Created skeleton in 0.000000 secs.
lola: Created skeleton in 0.000000 secs.
lola: rewrite Frontend/Parser/formula_rewrite.k:808
lola: rewrite Frontend/Parser/formula_rewrite.k:812
lola: rewrite Frontend/Parser/formula_rewrite.k:810
lola: rewrite Frontend/Parser/formula_rewrite.k:808
lola: rewrite Frontend/Parser/formula_rewrite.k:813
lola: rewrite Frontend/Parser/formula_rewrite.k:806
lola: rewrite Frontend/Parser/formula_rewrite.k:815
lola: rewrite Frontend/Parser/formula_rewrite.k:806
lola: rewrite Frontend/Parser/formula_rewrite.k:810
lola: rewrite Frontend/Parser/formula_rewrite.k:808
lola: rewrite Frontend/Parser/formula_rewrite.k:807
lola: rewrite Frontend/Parser/formula_rewrite.k:808
lola: rewrite Frontend/Parser/formula_rewrite.k:808
lola: rewrite Frontend/Parser/formula_rewrite.k:814
lola: rewrite Frontend/Parser/formula_rewrite.k:814
lola: rewrite Frontend/Parser/formula_rewrite.k:808
lola: rewrite Frontend/Parser/formula_rewrite.k:806
lola: rewrite Frontend/Parser/formula_rewrite.k:811
lola: rewrite Frontend/Parser/formula_rewrite.k:811
lola: rewrite Frontend/Parser/formula_rewrite.k:812
lola: rewrite Frontend/Parser/formula_rewrite.k:814
lola: rewrite Frontend/Parser/formula_rewrite.k:809
lola: rewrite Frontend/Parser/formula_rewrite.k:806
lola: rewrite Frontend/Parser/formula_rewrite.k:813
lola: rewrite Frontend/Parser/formula_rewrite.k:812
lola: rewrite Frontend/Parser/formula_rewrite.k:808
lola: rewrite Frontend/Parser/formula_rewrite.k:813
lola: rewrite Frontend/Parser/formula_rewrite.k:806
lola: rewrite Frontend/Parser/formula_rewrite.k:806
lola: rewrite Frontend/Parser/formula_rewrite.k:807
lola: rewrite Frontend/Parser/formula_rewrite.k:749
lola: rewrite Frontend/Parser/formula_rewrite.k:788
lola: rewrite Frontend/Parser/formula_rewrite.k:807
lola: rewrite Frontend/Parser/formula_rewrite.k:808
lola: rewrite Frontend/Parser/formula_rewrite.k:808
lola: rewrite Frontend/Parser/formula_rewrite.k:807
lola: rewrite Frontend/Parser/formula_rewrite.k:811
lola: rewrite Frontend/Parser/formula_rewrite.k:815
lola: rewrite Frontend/Parser/formula_rewrite.k:815
lola: rewrite Frontend/Parser/formula_rewrite.k:811
lola: Created skeleton in 0.000000 secs.
lola: Created skeleton in 0.000000 secs.
lola: Created skeleton in 0.000000 secs.
lola: rewrite Frontend/Parser/formula_rewrite.k:812
lola: rewrite Frontend/Parser/formula_rewrite.k:808
lola: rewrite Frontend/Parser/formula_rewrite.k:812
lola: rewrite Frontend/Parser/formula_rewrite.k:808
lola: rewrite Frontend/Parser/formula_rewrite.k:812
lola: rewrite Frontend/Parser/formula_rewrite.k:806
lola: Created skeleton in 0.000000 secs.
lola: Created skeleton in 0.000000 secs.
lola: rewrite Frontend/Parser/formula_rewrite.k:806
lola: rewrite Frontend/Parser/formula_rewrite.k:812
lola: rewrite Frontend/Parser/formula_rewrite.k:726
lola: rewrite Frontend/Parser/formula_rewrite.k:787
lola: rewrite Frontend/Parser/formula_rewrite.k:726
lola: rewrite Frontend/Parser/formula_rewrite.k:787
lola: rewrite Frontend/Parser/formula_rewrite.k:814
lola: rewrite Frontend/Parser/formula_rewrite.k:814
lola: rewrite Frontend/Parser/formula_rewrite.k:806
lola: rewrite Frontend/Parser/formula_rewrite.k:807
lola: rewrite Frontend/Parser/formula_rewrite.k:811
lola: rewrite Frontend/Parser/formula_rewrite.k:810
lola: rewrite Frontend/Parser/formula_rewrite.k:807
lola: Created skeleton in 0.000000 secs.
lola: rewrite Frontend/Parser/formula_rewrite.k:808
lola: rewrite Frontend/Parser/formula_rewrite.k:809
lola: rewrite Frontend/Parser/formula_rewrite.k:806
lola: rewrite Frontend/Parser/formula_rewrite.k:809
lola: rewrite Frontend/Parser/formula_rewrite.k:808
lola: rewrite Frontend/Parser/formula_rewrite.k:812
lola: rewrite Frontend/Parser/formula_rewrite.k:806
lola: rewrite Frontend/Parser/formula_rewrite.k:812
lola: rewrite Frontend/Parser/formula_rewrite.k:808
lola: rewrite Frontend/Parser/formula_rewrite.k:812
lola: rewrite Frontend/Parser/formula_rewrite.k:809
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPK-PT-02560-CTLFireability-00: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-01: CTL 0 0 1 0 1 0 0 0
MAPK-PT-02560-CTLFireability-02: DISJ 0 2 0 0 2 0 0 0
MAPK-PT-02560-CTLFireability-03: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-04: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-05: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-06: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-07: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-08: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-09: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-10: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-11: F 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-12: EG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-13: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-14: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-15: CTL 0 1 0 0 1 0 0 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
4 CTL EXCL 5/211 24/32 MAPK-PT-02560-CTLFireability-01 5029164 m, 1005832 m/sec, 7507084 t fired, .
Time elapsed: 5 secs. Pages in use: 24
# running tasks: 1 of 4 Visible: 16
lola: CANCELED task # 4 (type EXCL) for MAPK-PT-02560-CTLFireability-01 (memory limit exceeded)
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPK-PT-02560-CTLFireability-00: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-01: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-02: DISJ 0 2 0 0 2 0 0 0
MAPK-PT-02560-CTLFireability-03: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-04: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-05: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-06: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-07: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-08: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-09: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-10: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-11: F 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-12: EG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-13: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-14: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-15: CTL 0 1 0 0 1 0 0 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
Time elapsed: 10 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 16
lola: LAUNCH task # 50 (type EXCL) for 49 MAPK-PT-02560-CTLFireability-15
lola: time limit : 224 sec
lola: memory limit: 32 pages
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPK-PT-02560-CTLFireability-00: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-01: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-02: DISJ 0 2 0 0 2 0 0 0
MAPK-PT-02560-CTLFireability-03: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-04: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-05: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-06: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-07: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-08: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-09: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-10: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-11: F 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-12: EG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-13: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-14: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-15: CTL 0 0 1 0 1 0 0 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
50 CTL EXCL 5/224 11/32 MAPK-PT-02560-CTLFireability-15 2189945 m, 437989 m/sec, 7932696 t fired, .
Time elapsed: 15 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 16
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPK-PT-02560-CTLFireability-00: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-01: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-02: DISJ 0 2 0 0 2 0 0 0
MAPK-PT-02560-CTLFireability-03: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-04: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-05: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-06: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-07: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-08: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-09: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-10: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-11: F 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-12: EG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-13: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-14: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-15: CTL 0 0 1 0 1 0 0 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
50 CTL EXCL 10/224 20/32 MAPK-PT-02560-CTLFireability-15 4100472 m, 382105 m/sec, 15570954 t fired, .
Time elapsed: 20 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 16
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPK-PT-02560-CTLFireability-00: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-01: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-02: DISJ 0 2 0 0 2 0 0 0
MAPK-PT-02560-CTLFireability-03: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-04: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-05: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-06: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-07: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-08: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-09: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-10: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-11: F 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-12: EG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-13: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-14: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-15: CTL 0 0 1 0 1 0 0 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
50 CTL EXCL 15/224 28/32 MAPK-PT-02560-CTLFireability-15 5962129 m, 372331 m/sec, 23013760 t fired, .
Time elapsed: 25 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 16
lola: CANCELED task # 50 (type EXCL) for MAPK-PT-02560-CTLFireability-15 (memory limit exceeded)
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPK-PT-02560-CTLFireability-00: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-01: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-02: DISJ 0 2 0 0 2 0 0 0
MAPK-PT-02560-CTLFireability-03: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-04: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-05: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-06: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-07: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-08: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-09: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-10: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-11: F 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-12: EG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-13: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-14: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-15: CTL 0 0 0 0 1 0 1 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
Time elapsed: 30 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 16
lola: LAUNCH task # 47 (type EXCL) for 46 MAPK-PT-02560-CTLFireability-14
lola: time limit : 238 sec
lola: memory limit: 32 pages
lola: FINISHED task # 47 (type EXCL) for MAPK-PT-02560-CTLFireability-14
lola: result : true
lola: markings : 645
lola: fired transitions : 647
lola: time used : 0.000000
lola: memory pages used : 1
lola: LAUNCH task # 44 (type EXCL) for 43 MAPK-PT-02560-CTLFireability-13
lola: time limit : 255 sec
lola: memory limit: 32 pages
lola: FINISHED task # 44 (type EXCL) for MAPK-PT-02560-CTLFireability-13
lola: result : false
lola: markings : 1
lola: time used : 0.000000
lola: memory pages used : 1
lola: LAUNCH task # 35 (type EXCL) for 34 MAPK-PT-02560-CTLFireability-10
lola: time limit : 274 sec
lola: memory limit: 32 pages
lola: FINISHED task # 35 (type EXCL) for MAPK-PT-02560-CTLFireability-10
lola: result : false
lola: time used : 0.000000
lola: memory pages used : 1
lola: LAUNCH task # 32 (type EXCL) for 31 MAPK-PT-02560-CTLFireability-09
lola: time limit : 297 sec
lola: memory limit: 32 pages
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPK-PT-02560-CTLFireability-10: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-13: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-14: CTL true CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPK-PT-02560-CTLFireability-00: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-01: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-02: DISJ 0 2 0 0 2 0 0 0
MAPK-PT-02560-CTLFireability-03: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-04: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-05: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-06: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-07: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-08: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-09: CTL 0 0 1 0 1 0 0 0
MAPK-PT-02560-CTLFireability-11: F 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-12: EG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-15: CTL 0 0 0 0 1 0 1 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
32 CTL EXCL 5/297 15/32 MAPK-PT-02560-CTLFireability-09 3082721 m, 616544 m/sec, 7700114 t fired, .
Time elapsed: 35 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 16
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPK-PT-02560-CTLFireability-10: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-13: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-14: CTL true CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPK-PT-02560-CTLFireability-00: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-01: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-02: DISJ 0 2 0 0 2 0 0 0
MAPK-PT-02560-CTLFireability-03: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-04: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-05: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-06: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-07: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-08: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-09: CTL 0 0 1 0 1 0 0 0
MAPK-PT-02560-CTLFireability-11: F 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-12: EG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-15: CTL 0 0 0 0 1 0 1 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
32 CTL EXCL 10/297 28/32 MAPK-PT-02560-CTLFireability-09 6219111 m, 627278 m/sec, 15536359 t fired, .
Time elapsed: 40 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 16
lola: CANCELED task # 32 (type EXCL) for MAPK-PT-02560-CTLFireability-09 (memory limit exceeded)
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPK-PT-02560-CTLFireability-10: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-13: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-14: CTL true CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPK-PT-02560-CTLFireability-00: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-01: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-02: DISJ 0 2 0 0 2 0 0 0
MAPK-PT-02560-CTLFireability-03: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-04: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-05: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-06: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-07: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-08: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-09: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-11: F 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-12: EG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-15: CTL 0 0 0 0 1 0 1 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
Time elapsed: 45 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 16
lola: LAUNCH task # 23 (type EXCL) for 22 MAPK-PT-02560-CTLFireability-06
lola: time limit : 323 sec
lola: memory limit: 32 pages
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPK-PT-02560-CTLFireability-10: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-13: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-14: CTL true CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPK-PT-02560-CTLFireability-00: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-01: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-02: DISJ 0 2 0 0 2 0 0 0
MAPK-PT-02560-CTLFireability-03: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-04: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-05: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-06: CTL 0 0 1 0 1 0 0 0
MAPK-PT-02560-CTLFireability-07: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-08: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-09: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-11: F 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-12: EG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-15: CTL 0 0 0 0 1 0 1 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
23 CTL EXCL 5/323 9/32 MAPK-PT-02560-CTLFireability-06 1886984 m, 377396 m/sec, 8486694 t fired, .
Time elapsed: 50 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 16
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPK-PT-02560-CTLFireability-10: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-13: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-14: CTL true CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPK-PT-02560-CTLFireability-00: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-01: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-02: DISJ 0 2 0 0 2 0 0 0
MAPK-PT-02560-CTLFireability-03: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-04: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-05: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-06: CTL 0 0 1 0 1 0 0 0
MAPK-PT-02560-CTLFireability-07: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-08: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-09: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-11: F 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-12: EG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-15: CTL 0 0 0 0 1 0 1 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
23 CTL EXCL 10/323 17/32 MAPK-PT-02560-CTLFireability-06 3542246 m, 331052 m/sec, 15931500 t fired, .
Time elapsed: 55 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 16
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPK-PT-02560-CTLFireability-10: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-13: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-14: CTL true CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPK-PT-02560-CTLFireability-00: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-01: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-02: DISJ 0 2 0 0 2 0 0 0
MAPK-PT-02560-CTLFireability-03: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-04: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-05: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-06: CTL 0 0 1 0 1 0 0 0
MAPK-PT-02560-CTLFireability-07: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-08: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-09: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-11: F 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-12: EG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-15: CTL 0 0 0 0 1 0 1 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
23 CTL EXCL 15/323 25/32 MAPK-PT-02560-CTLFireability-06 5194258 m, 330402 m/sec, 23361734 t fired, .
Time elapsed: 60 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 16
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPK-PT-02560-CTLFireability-10: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-13: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-14: CTL true CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPK-PT-02560-CTLFireability-00: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-01: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-02: DISJ 0 2 0 0 2 0 0 0
MAPK-PT-02560-CTLFireability-03: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-04: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-05: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-06: CTL 0 0 1 0 1 0 0 0
MAPK-PT-02560-CTLFireability-07: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-08: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-09: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-11: F 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-12: EG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-15: CTL 0 0 0 0 1 0 1 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
23 CTL EXCL 20/323 32/32 MAPK-PT-02560-CTLFireability-06 6744937 m, 310135 m/sec, 30597268 t fired, .
Time elapsed: 65 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 16
lola: CANCELED task # 23 (type EXCL) for MAPK-PT-02560-CTLFireability-06 (memory limit exceeded)
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPK-PT-02560-CTLFireability-10: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-13: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-14: CTL true CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPK-PT-02560-CTLFireability-00: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-01: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-02: DISJ 0 2 0 0 2 0 0 0
MAPK-PT-02560-CTLFireability-03: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-04: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-05: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-06: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-07: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-08: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-09: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-11: F 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-12: EG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-15: CTL 0 0 0 0 1 0 1 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
Time elapsed: 70 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 16
lola: LAUNCH task # 20 (type EXCL) for 19 MAPK-PT-02560-CTLFireability-05
lola: time limit : 353 sec
lola: memory limit: 32 pages
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPK-PT-02560-CTLFireability-10: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-13: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-14: CTL true CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPK-PT-02560-CTLFireability-00: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-01: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-02: DISJ 0 2 0 0 2 0 0 0
MAPK-PT-02560-CTLFireability-03: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-04: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-05: CTL 0 0 1 0 1 0 0 0
MAPK-PT-02560-CTLFireability-06: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-07: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-08: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-09: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-11: F 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-12: EG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-15: CTL 0 0 0 0 1 0 1 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
20 CTL EXCL 5/353 15/32 MAPK-PT-02560-CTLFireability-05 3069405 m, 613881 m/sec, 7667438 t fired, .
Time elapsed: 75 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 16
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPK-PT-02560-CTLFireability-10: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-13: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-14: CTL true CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPK-PT-02560-CTLFireability-00: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-01: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-02: DISJ 0 2 0 0 2 0 0 0
MAPK-PT-02560-CTLFireability-03: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-04: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-05: CTL 0 0 1 0 1 0 0 0
MAPK-PT-02560-CTLFireability-06: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-07: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-08: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-09: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-11: F 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-12: EG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-15: CTL 0 0 0 0 1 0 1 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
20 CTL EXCL 10/353 28/32 MAPK-PT-02560-CTLFireability-05 5830560 m, 552231 m/sec, 14563153 t fired, .
Time elapsed: 80 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 16
lola: CANCELED task # 20 (type EXCL) for MAPK-PT-02560-CTLFireability-05 (memory limit exceeded)
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPK-PT-02560-CTLFireability-10: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-13: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-14: CTL true CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPK-PT-02560-CTLFireability-00: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-01: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-02: DISJ 0 2 0 0 2 0 0 0
MAPK-PT-02560-CTLFireability-03: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-04: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-05: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-06: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-07: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-08: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-09: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-11: F 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-12: EG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-15: CTL 0 0 0 0 1 0 1 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
Time elapsed: 85 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 16
lola: LAUNCH task # 17 (type EXCL) for 16 MAPK-PT-02560-CTLFireability-04
lola: time limit : 390 sec
lola: memory limit: 32 pages
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPK-PT-02560-CTLFireability-10: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-13: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-14: CTL true CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPK-PT-02560-CTLFireability-00: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-01: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-02: DISJ 0 2 0 0 2 0 0 0
MAPK-PT-02560-CTLFireability-03: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-04: CTL 0 0 1 0 1 0 0 0
MAPK-PT-02560-CTLFireability-05: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-06: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-07: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-08: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-09: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-11: F 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-12: EG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-15: CTL 0 0 0 0 1 0 1 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
17 CTL EXCL 5/390 26/32 MAPK-PT-02560-CTLFireability-04 5568690 m, 1113738 m/sec, 8439436 t fired, .
Time elapsed: 90 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 16
lola: CANCELED task # 17 (type EXCL) for MAPK-PT-02560-CTLFireability-04 (memory limit exceeded)
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPK-PT-02560-CTLFireability-10: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-13: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-14: CTL true CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPK-PT-02560-CTLFireability-00: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-01: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-02: DISJ 0 2 0 0 2 0 0 0
MAPK-PT-02560-CTLFireability-03: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-04: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-05: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-06: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-07: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-08: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-09: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-11: F 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-12: EG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-15: CTL 0 0 0 0 1 0 1 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
Time elapsed: 95 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 16
lola: LAUNCH task # 14 (type EXCL) for 13 MAPK-PT-02560-CTLFireability-03
lola: time limit : 438 sec
lola: memory limit: 32 pages
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPK-PT-02560-CTLFireability-10: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-13: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-14: CTL true CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPK-PT-02560-CTLFireability-00: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-01: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-02: DISJ 0 2 0 0 2 0 0 0
MAPK-PT-02560-CTLFireability-03: CTL 0 0 1 0 1 0 0 0
MAPK-PT-02560-CTLFireability-04: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-05: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-06: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-07: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-08: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-09: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-11: F 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-12: EG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-15: CTL 0 0 0 0 1 0 1 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
14 CTL EXCL 5/438 14/32 MAPK-PT-02560-CTLFireability-03 2961616 m, 592323 m/sec, 7394051 t fired, .
Time elapsed: 100 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 16
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPK-PT-02560-CTLFireability-10: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-13: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-14: CTL true CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPK-PT-02560-CTLFireability-00: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-01: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-02: DISJ 0 2 0 0 2 0 0 0
MAPK-PT-02560-CTLFireability-03: CTL 0 0 1 0 1 0 0 0
MAPK-PT-02560-CTLFireability-04: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-05: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-06: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-07: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-08: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-09: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-11: F 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-12: EG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-15: CTL 0 0 0 0 1 0 1 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
14 CTL EXCL 10/438 27/32 MAPK-PT-02560-CTLFireability-03 6023103 m, 612297 m/sec, 15043292 t fired, .
Time elapsed: 105 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 16
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPK-PT-02560-CTLFireability-10: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-13: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-14: CTL true CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPK-PT-02560-CTLFireability-00: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-01: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-02: DISJ 0 2 0 0 2 0 0 0
MAPK-PT-02560-CTLFireability-03: CTL 0 0 1 0 1 0 0 0
MAPK-PT-02560-CTLFireability-04: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-05: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-06: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-07: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-08: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-09: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-11: F 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-12: EG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-15: CTL 0 0 0 0 1 0 1 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
14 CTL EXCL 15/438 31/32 MAPK-PT-02560-CTLFireability-03 6977931 m, 190965 m/sec, 22373622 t fired, .
Time elapsed: 110 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 16
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPK-PT-02560-CTLFireability-10: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-13: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-14: CTL true CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPK-PT-02560-CTLFireability-00: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-01: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-02: DISJ 0 2 0 0 2 0 0 0
MAPK-PT-02560-CTLFireability-03: CTL 0 0 1 0 1 0 0 0
MAPK-PT-02560-CTLFireability-04: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-05: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-06: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-07: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-08: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-09: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-11: F 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-12: EG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-15: CTL 0 0 0 0 1 0 1 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
14 CTL EXCL 20/438 31/32 MAPK-PT-02560-CTLFireability-03 6977931 m, 0 m/sec, 30680278 t fired, .
Time elapsed: 115 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 16
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPK-PT-02560-CTLFireability-10: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-13: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-14: CTL true CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPK-PT-02560-CTLFireability-00: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-01: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-02: DISJ 0 2 0 0 2 0 0 0
MAPK-PT-02560-CTLFireability-03: CTL 0 0 1 0 1 0 0 0
MAPK-PT-02560-CTLFireability-04: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-05: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-06: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-07: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-08: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-09: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-11: F 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-12: EG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-15: CTL 0 0 0 0 1 0 1 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
14 CTL EXCL 25/438 31/32 MAPK-PT-02560-CTLFireability-03 6977931 m, 0 m/sec, 38918198 t fired, .
Time elapsed: 120 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 16
lola: CANCELED task # 14 (type EXCL) for MAPK-PT-02560-CTLFireability-03 (memory limit exceeded)
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPK-PT-02560-CTLFireability-10: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-13: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-14: CTL true CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPK-PT-02560-CTLFireability-00: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-01: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-02: DISJ 0 2 0 0 2 0 0 0
MAPK-PT-02560-CTLFireability-03: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-04: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-05: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-06: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-07: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-08: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-09: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-11: F 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-12: EG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-15: CTL 0 0 0 0 1 0 1 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
Time elapsed: 125 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 16
lola: LAUNCH task # 9 (type EXCL) for 6 MAPK-PT-02560-CTLFireability-02
lola: time limit : 496 sec
lola: memory limit: 32 pages
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPK-PT-02560-CTLFireability-10: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-13: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-14: CTL true CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPK-PT-02560-CTLFireability-00: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-01: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-02: DISJ 0 1 1 0 2 0 0 0
MAPK-PT-02560-CTLFireability-03: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-04: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-05: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-06: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-07: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-08: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-09: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-11: F 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-12: EG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-15: CTL 0 0 0 0 1 0 1 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
9 CTL EXCL 5/496 9/32 MAPK-PT-02560-CTLFireability-02 1744564 m, 348912 m/sec, 6101603 t fired, .
Time elapsed: 130 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 16
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPK-PT-02560-CTLFireability-10: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-13: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-14: CTL true CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPK-PT-02560-CTLFireability-00: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-01: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-02: DISJ 0 1 1 0 2 0 0 0
MAPK-PT-02560-CTLFireability-03: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-04: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-05: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-06: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-07: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-08: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-09: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-11: F 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-12: EG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-15: CTL 0 0 0 0 1 0 1 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
9 CTL EXCL 10/496 15/32 MAPK-PT-02560-CTLFireability-02 3176112 m, 286309 m/sec, 11110075 t fired, .
Time elapsed: 135 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 16
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPK-PT-02560-CTLFireability-10: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-13: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-14: CTL true CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPK-PT-02560-CTLFireability-00: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-01: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-02: DISJ 0 1 1 0 2 0 0 0
MAPK-PT-02560-CTLFireability-03: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-04: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-05: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-06: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-07: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-08: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-09: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-11: F 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-12: EG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-15: CTL 0 0 0 0 1 0 1 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
9 CTL EXCL 15/496 22/32 MAPK-PT-02560-CTLFireability-02 4637108 m, 292199 m/sec, 16220418 t fired, .
Time elapsed: 140 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 16
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPK-PT-02560-CTLFireability-10: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-13: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-14: CTL true CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPK-PT-02560-CTLFireability-00: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-01: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-02: DISJ 0 1 1 0 2 0 0 0
MAPK-PT-02560-CTLFireability-03: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-04: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-05: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-06: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-07: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-08: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-09: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-11: F 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-12: EG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-15: CTL 0 0 0 0 1 0 1 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
9 CTL EXCL 20/496 29/32 MAPK-PT-02560-CTLFireability-02 5992088 m, 270996 m/sec, 20959064 t fired, .
Time elapsed: 145 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 16
lola: CANCELED task # 9 (type EXCL) for MAPK-PT-02560-CTLFireability-02 (memory limit exceeded)
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPK-PT-02560-CTLFireability-10: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-13: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-14: CTL true CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPK-PT-02560-CTLFireability-00: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-01: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-02: DISJ 0 1 0 0 2 0 1 0
MAPK-PT-02560-CTLFireability-03: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-04: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-05: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-06: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-07: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-08: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-09: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-11: F 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-12: EG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-15: CTL 0 0 0 0 1 0 1 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
Time elapsed: 150 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 16
lola: LAUNCH task # 54 (type EXCL) for 0 MAPK-PT-02560-CTLFireability-00
lola: time limit : 575 sec
lola: memory limit: 32 pages
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPK-PT-02560-CTLFireability-10: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-13: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-14: CTL true CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPK-PT-02560-CTLFireability-00: EFAG 0 0 1 0 1 0 0 0
MAPK-PT-02560-CTLFireability-01: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-02: DISJ 0 1 0 0 2 0 1 0
MAPK-PT-02560-CTLFireability-03: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-04: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-05: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-06: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-07: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-08: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-09: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-11: F 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-12: EG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-15: CTL 0 0 0 0 1 0 1 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
54 AGEF EXCL 5/575 17/32 MAPK-PT-02560-CTLFireability-00 4033938 m, 806787 m/sec, 10077958 t fired, .
Time elapsed: 155 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 16
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPK-PT-02560-CTLFireability-10: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-13: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-14: CTL true CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPK-PT-02560-CTLFireability-00: EFAG 0 0 1 0 1 0 0 0
MAPK-PT-02560-CTLFireability-01: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-02: DISJ 0 1 0 0 2 0 1 0
MAPK-PT-02560-CTLFireability-03: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-04: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-05: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-06: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-07: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-08: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-09: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-11: F 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-12: EG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-15: CTL 0 0 0 0 1 0 1 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
54 AGEF EXCL 10/575 32/32 MAPK-PT-02560-CTLFireability-00 7859636 m, 765139 m/sec, 19636230 t fired, .
Time elapsed: 160 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 16
lola: CANCELED task # 54 (type EXCL) for MAPK-PT-02560-CTLFireability-00 (memory limit exceeded)
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPK-PT-02560-CTLFireability-10: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-13: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-14: CTL true CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPK-PT-02560-CTLFireability-00: EFAG 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-01: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-02: DISJ 0 1 0 0 2 0 1 0
MAPK-PT-02560-CTLFireability-03: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-04: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-05: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-06: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-07: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-08: EFAG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-09: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-11: F 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-12: EG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-15: CTL 0 0 0 0 1 0 1 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
Time elapsed: 165 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 16
lola: LAUNCH task # 53 (type EXCL) for 28 MAPK-PT-02560-CTLFireability-08
lola: time limit : 687 sec
lola: memory limit: 32 pages
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPK-PT-02560-CTLFireability-10: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-13: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-14: CTL true CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPK-PT-02560-CTLFireability-00: EFAG 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-01: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-02: DISJ 0 1 0 0 2 0 1 0
MAPK-PT-02560-CTLFireability-03: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-04: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-05: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-06: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-07: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-08: EFAG 0 0 1 0 1 0 0 0
MAPK-PT-02560-CTLFireability-09: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-11: F 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-12: EG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-15: CTL 0 0 0 0 1 0 1 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
53 AGEF EXCL 5/687 14/32 MAPK-PT-02560-CTLFireability-08 3145925 m, 629185 m/sec, 7858823 t fired, .
Time elapsed: 170 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 16
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPK-PT-02560-CTLFireability-10: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-13: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-14: CTL true CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPK-PT-02560-CTLFireability-00: EFAG 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-01: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-02: DISJ 0 1 0 0 2 0 1 0
MAPK-PT-02560-CTLFireability-03: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-04: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-05: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-06: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-07: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-08: EFAG 0 0 1 0 1 0 0 0
MAPK-PT-02560-CTLFireability-09: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-11: F 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-12: EG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-15: CTL 0 0 0 0 1 0 1 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
53 AGEF EXCL 10/687 27/32 MAPK-PT-02560-CTLFireability-08 6064128 m, 583640 m/sec, 15146669 t fired, .
Time elapsed: 175 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 16
lola: CANCELED task # 53 (type EXCL) for MAPK-PT-02560-CTLFireability-08 (memory limit exceeded)
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPK-PT-02560-CTLFireability-10: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-13: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-14: CTL true CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPK-PT-02560-CTLFireability-00: EFAG 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-01: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-02: DISJ 0 1 0 0 2 0 1 0
MAPK-PT-02560-CTLFireability-03: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-04: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-05: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-06: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-07: CTL 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-08: EFAG 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-09: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-11: F 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-12: EG 0 1 0 0 1 0 0 0
MAPK-PT-02560-CTLFireability-15: CTL 0 0 0 0 1 0 1 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
Time elapsed: 180 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 16
lola: LAUNCH task # 52 (type EXCL) for 37 MAPK-PT-02560-CTLFireability-11
lola: time limit : 855 sec
lola: memory limit: 32 pages
lola: FINISHED task # 52 (type EXCL) for MAPK-PT-02560-CTLFireability-11
lola: result : false
lola: markings : 1
lola: time used : 0.000000
lola: memory pages used : 1
lola: LAUNCH task # 41 (type EXCL) for 40 MAPK-PT-02560-CTLFireability-12
lola: time limit : 1140 sec
lola: memory limit: 32 pages
lola: FINISHED task # 41 (type EXCL) for MAPK-PT-02560-CTLFireability-12
lola: result : false
lola: markings : 1
lola: time used : 0.000000
lola: memory pages used : 1
lola: LAUNCH task # 26 (type EXCL) for 25 MAPK-PT-02560-CTLFireability-07
lola: time limit : 1710 sec
lola: memory limit: 32 pages
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPK-PT-02560-CTLFireability-10: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-11: F true state space / EG
MAPK-PT-02560-CTLFireability-12: EG false state space / EG
MAPK-PT-02560-CTLFireability-13: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-14: CTL true CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPK-PT-02560-CTLFireability-00: EFAG 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-01: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-02: DISJ 0 1 0 0 2 0 1 0
MAPK-PT-02560-CTLFireability-03: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-04: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-05: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-06: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-07: CTL 0 0 1 0 1 0 0 0
MAPK-PT-02560-CTLFireability-08: EFAG 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-09: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-15: CTL 0 0 0 0 1 0 1 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
26 CTL EXCL 5/1710 8/32 MAPK-PT-02560-CTLFireability-07 1641604 m, 328320 m/sec, 8196449 t fired, .
Time elapsed: 185 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 16
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPK-PT-02560-CTLFireability-10: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-11: F true state space / EG
MAPK-PT-02560-CTLFireability-12: EG false state space / EG
MAPK-PT-02560-CTLFireability-13: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-14: CTL true CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPK-PT-02560-CTLFireability-00: EFAG 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-01: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-02: DISJ 0 1 0 0 2 0 1 0
MAPK-PT-02560-CTLFireability-03: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-04: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-05: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-06: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-07: CTL 0 0 1 0 1 0 0 0
MAPK-PT-02560-CTLFireability-08: EFAG 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-09: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-15: CTL 0 0 0 0 1 0 1 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
26 CTL EXCL 10/1710 17/32 MAPK-PT-02560-CTLFireability-07 3507205 m, 373120 m/sec, 16143505 t fired, .
Time elapsed: 190 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 16
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPK-PT-02560-CTLFireability-10: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-11: F true state space / EG
MAPK-PT-02560-CTLFireability-12: EG false state space / EG
MAPK-PT-02560-CTLFireability-13: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-14: CTL true CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPK-PT-02560-CTLFireability-00: EFAG 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-01: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-02: DISJ 0 1 0 0 2 0 1 0
MAPK-PT-02560-CTLFireability-03: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-04: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-05: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-06: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-07: CTL 0 0 1 0 1 0 0 0
MAPK-PT-02560-CTLFireability-08: EFAG 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-09: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-15: CTL 0 0 0 0 1 0 1 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
26 CTL EXCL 15/1710 30/32 MAPK-PT-02560-CTLFireability-07 6659102 m, 630379 m/sec, 24021015 t fired, .
Time elapsed: 195 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 16
lola: CANCELED task # 26 (type EXCL) for MAPK-PT-02560-CTLFireability-07 (memory limit exceeded)
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPK-PT-02560-CTLFireability-10: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-11: F true state space / EG
MAPK-PT-02560-CTLFireability-12: EG false state space / EG
MAPK-PT-02560-CTLFireability-13: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-14: CTL true CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPK-PT-02560-CTLFireability-00: EFAG 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-01: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-02: DISJ 0 1 0 0 2 0 1 0
MAPK-PT-02560-CTLFireability-03: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-04: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-05: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-06: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-08: EFAG 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-09: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-15: CTL 0 0 0 0 1 0 1 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
Time elapsed: 200 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 16
lola: LAUNCH task # 11 (type EXCL) for 6 MAPK-PT-02560-CTLFireability-02
lola: time limit : 3400 sec
lola: memory limit: 32 pages
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPK-PT-02560-CTLFireability-10: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-11: F true state space / EG
MAPK-PT-02560-CTLFireability-12: EG false state space / EG
MAPK-PT-02560-CTLFireability-13: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-14: CTL true CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPK-PT-02560-CTLFireability-00: EFAG 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-01: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-02: DISJ 0 0 1 0 2 0 1 0
MAPK-PT-02560-CTLFireability-03: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-04: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-05: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-06: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-08: EFAG 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-09: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-15: CTL 0 0 0 0 1 0 1 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
11 CTL EXCL 5/3400 14/32 MAPK-PT-02560-CTLFireability-02 2853427 m, 570685 m/sec, 7127559 t fired, .
Time elapsed: 205 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 16
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPK-PT-02560-CTLFireability-10: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-11: F true state space / EG
MAPK-PT-02560-CTLFireability-12: EG false state space / EG
MAPK-PT-02560-CTLFireability-13: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-14: CTL true CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPK-PT-02560-CTLFireability-00: EFAG 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-01: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-02: DISJ 0 0 1 0 2 0 1 0
MAPK-PT-02560-CTLFireability-03: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-04: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-05: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-06: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-08: EFAG 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-09: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-15: CTL 0 0 0 0 1 0 1 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
11 CTL EXCL 11/3400 26/32 MAPK-PT-02560-CTLFireability-02 5421448 m, 513604 m/sec, 13540780 t fired, .
Time elapsed: 211 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 16
lola: CANCELED task # 11 (type EXCL) for MAPK-PT-02560-CTLFireability-02 (memory limit exceeded)
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPK-PT-02560-CTLFireability-10: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-11: F true state space / EG
MAPK-PT-02560-CTLFireability-12: EG false state space / EG
MAPK-PT-02560-CTLFireability-13: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-14: CTL true CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
MAPK-PT-02560-CTLFireability-00: EFAG 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-01: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-02: DISJ 0 0 0 0 2 0 2 0
MAPK-PT-02560-CTLFireability-03: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-04: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-05: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-06: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-08: EFAG 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-09: CTL 0 0 0 0 1 0 1 0
MAPK-PT-02560-CTLFireability-15: CTL 0 0 0 0 1 0 1 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
Time elapsed: 216 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 16
lola: Portfolio finished: no open tasks 16
FINAL RESULTS
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
MAPK-PT-02560-CTLFireability-00: EFAG unknown AGGR
MAPK-PT-02560-CTLFireability-01: CTL unknown AGGR
MAPK-PT-02560-CTLFireability-02: DISJ unknown DISJ
MAPK-PT-02560-CTLFireability-03: CTL unknown AGGR
MAPK-PT-02560-CTLFireability-04: CTL unknown AGGR
MAPK-PT-02560-CTLFireability-05: CTL unknown AGGR
MAPK-PT-02560-CTLFireability-06: CTL unknown AGGR
MAPK-PT-02560-CTLFireability-07: CTL unknown AGGR
MAPK-PT-02560-CTLFireability-08: EFAG unknown AGGR
MAPK-PT-02560-CTLFireability-09: CTL unknown AGGR
MAPK-PT-02560-CTLFireability-10: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-11: F true state space / EG
MAPK-PT-02560-CTLFireability-12: EG false state space / EG
MAPK-PT-02560-CTLFireability-13: CTL false CTL model checker
MAPK-PT-02560-CTLFireability-14: CTL true CTL model checker
MAPK-PT-02560-CTLFireability-15: CTL unknown AGGR
Time elapsed: 216 secs. Pages in use: 32
Sequence of Actions to be Executed by the VM
This is useful if one wants to reexecute the tool in the VM from the submitted image disk.
set -x
# this is for BenchKit: configuration of major elements for the test
export BK_INPUT="MAPK-PT-02560"
export BK_EXAMINATION="CTLFireability"
export BK_TOOL="lola"
export BK_RESULT_DIR="/tmp/BK_RESULTS/OUTPUTS"
export BK_TIME_CONFINEMENT="3600"
export BK_MEMORY_CONFINEMENT="16384"
export BK_BIN_PATH="/home/mcc/BenchKit/bin/"
# this is specific to your benchmark or test
export BIN_DIR="$HOME/BenchKit/bin"
# remove the execution directoty if it exists (to avoid increse of .vmdk images)
if [ -d execution ] ; then
rm -rf execution
fi
# this is for BenchKit: explicit launching of the test
echo "====================================================================="
echo " Generated by BenchKit 2-5348"
echo " Executing tool lola"
echo " Input is MAPK-PT-02560, examination is CTLFireability"
echo " Time confinement is $BK_TIME_CONFINEMENT seconds"
echo " Memory confinement is 16384 MBytes"
echo " Number of cores is 4"
echo " Run identifier is r230-tall-167856414900610"
echo "====================================================================="
echo
echo "--------------------"
echo "preparation of the directory to be used:"
tar xzf /home/mcc/BenchKit/INPUTS/MAPK-PT-02560.tgz
mv MAPK-PT-02560 execution
cd execution
if [ "CTLFireability" = "ReachabilityDeadlock" ] || [ "CTLFireability" = "UpperBounds" ] || [ "CTLFireability" = "QuasiLiveness" ] || [ "CTLFireability" = "StableMarking" ] || [ "CTLFireability" = "Liveness" ] || [ "CTLFireability" = "OneSafe" ] || [ "CTLFireability" = "StateSpace" ]; then
rm -f GenericPropertiesVerdict.xml
fi
pwd
ls -lh
echo
echo "--------------------"
echo "content from stdout:"
echo
echo "=== Data for post analysis generated by BenchKit (invocation template)"
echo
if [ "CTLFireability" = "UpperBounds" ] ; then
echo "The expected result is a vector of positive values"
echo NUM_VECTOR
elif [ "CTLFireability" != "StateSpace" ] ; then
echo "The expected result is a vector of booleans"
echo BOOL_VECTOR
else
echo "no data necessary for post analysis"
fi
echo
if [ -f "CTLFireability.txt" ] ; then
echo "here is the order used to build the result vector(from text file)"
for x in $(grep Property CTLFireability.txt | cut -d ' ' -f 2 | sort -u) ; do
echo "FORMULA_NAME $x"
done
elif [ -f "CTLFireability.xml" ] ; then # for cunf (txt files deleted;-)
echo echo "here is the order used to build the result vector(from xml file)"
for x in $(grep '
echo "FORMULA_NAME $x"
done
elif [ "CTLFireability" = "ReachabilityDeadlock" ] || [ "CTLFireability" = "QuasiLiveness" ] || [ "CTLFireability" = "StableMarking" ] || [ "CTLFireability" = "Liveness" ] || [ "CTLFireability" = "OneSafe" ] ; then
echo "FORMULA_NAME CTLFireability"
fi
echo
echo "=== Now, execution of the tool begins"
echo
echo -n "BK_START "
date -u +%s%3N
echo
timeout -s 9 $BK_TIME_CONFINEMENT bash -c "/home/mcc/BenchKit/BenchKit_head.sh 2> STDERR ; echo ; echo -n \"BK_STOP \" ; date -u +%s%3N"
if [ $? -eq 137 ] ; then
echo
echo "BK_TIME_CONFINEMENT_REACHED"
fi
echo
echo "--------------------"
echo "content from stderr:"
echo
cat STDERR ;