About the Execution of LoLa+red for BART-COL-030
Execution Summary | |||||
Max Memory Used (MB) |
Time wait (ms) | CPU Usage (ms) | I/O Wait (ms) | Computed Result | Execution Status |
4141.743 | 216079.00 | 220681.00 | 78.60 | T??F?TTFF?TT?FFT | normal |
Execution Chart
We display below the execution chart for this examination (boot time has been removed).
Trace from the execution
Formatting '/data/fkordon/mcc2023-input.r007-oct2-167813595900722.qcow2', fmt=qcow2 cluster_size=65536 extended_l2=off compression_type=zlib size=4294967296 backing_file=/data/fkordon/mcc2023-input.qcow2 backing_fmt=qcow2 lazy_refcounts=off refcount_bits=16
Waiting for the VM to be ready (probing ssh)
...........................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................
=====================================================================
Generated by BenchKit 2-5348
Executing tool lolaxred
Input is BART-COL-030, examination is CTLFireability
Time confinement is 3600 seconds
Memory confinement is 16384 MBytes
Number of cores is 4
Run identifier is r007-oct2-167813595900722
=====================================================================
--------------------
preparation of the directory to be used:
/home/mcc/execution
total 752K
-rw-r--r-- 1 mcc users 11K Feb 26 05:50 CTLCardinality.txt
-rw-r--r-- 1 mcc users 102K Feb 26 05:50 CTLCardinality.xml
-rw-r--r-- 1 mcc users 5.5K Feb 26 04:16 CTLFireability.txt
-rw-r--r-- 1 mcc users 46K Feb 26 04:16 CTLFireability.xml
-rw-r--r-- 1 mcc users 4.2K Jan 29 11:40 GenericPropertiesDefinition.xml
-rw-r--r-- 1 mcc users 6.4K Jan 29 11:40 GenericPropertiesVerdict.xml
-rw-r--r-- 1 mcc users 3.9K Feb 25 15:35 LTLCardinality.txt
-rw-r--r-- 1 mcc users 25K Feb 25 15:35 LTLCardinality.xml
-rw-r--r-- 1 mcc users 2.5K Feb 25 15:35 LTLFireability.txt
-rw-r--r-- 1 mcc users 18K Feb 25 15:35 LTLFireability.xml
-rw-r--r-- 1 mcc users 18K Feb 26 08:33 ReachabilityCardinality.txt
-rw-r--r-- 1 mcc users 169K Feb 26 08:33 ReachabilityCardinality.xml
-rw-r--r-- 1 mcc users 11K Feb 26 06:34 ReachabilityFireability.txt
-rw-r--r-- 1 mcc users 79K Feb 26 06:34 ReachabilityFireability.xml
-rw-r--r-- 1 mcc users 1.7K Feb 25 15:35 UpperBounds.txt
-rw-r--r-- 1 mcc users 3.7K Feb 25 15:35 UpperBounds.xml
-rw-r--r-- 1 mcc users 5 Mar 5 18:22 equiv_pt
-rw-r--r-- 1 mcc users 4 Mar 5 18:22 instance
-rw-r--r-- 1 mcc users 5 Mar 5 18:22 iscolored
-rw-r--r-- 1 mcc users 201K Mar 5 18:22 model.pnml
--------------------
content from stdout:
=== Data for post analysis generated by BenchKit (invocation template)
The expected result is a vector of booleans
BOOL_VECTOR
here is the order used to build the result vector(from text file)
FORMULA_NAME BART-COL-030-CTLFireability-00
FORMULA_NAME BART-COL-030-CTLFireability-01
FORMULA_NAME BART-COL-030-CTLFireability-02
FORMULA_NAME BART-COL-030-CTLFireability-03
FORMULA_NAME BART-COL-030-CTLFireability-04
FORMULA_NAME BART-COL-030-CTLFireability-05
FORMULA_NAME BART-COL-030-CTLFireability-06
FORMULA_NAME BART-COL-030-CTLFireability-07
FORMULA_NAME BART-COL-030-CTLFireability-08
FORMULA_NAME BART-COL-030-CTLFireability-09
FORMULA_NAME BART-COL-030-CTLFireability-10
FORMULA_NAME BART-COL-030-CTLFireability-11
FORMULA_NAME BART-COL-030-CTLFireability-12
FORMULA_NAME BART-COL-030-CTLFireability-13
FORMULA_NAME BART-COL-030-CTLFireability-14
FORMULA_NAME BART-COL-030-CTLFireability-15
=== Now, execution of the tool begins
BK_START 1678355322185
bash -c /home/mcc/BenchKit/BenchKit_head.sh 2> STDERR ; echo ; echo -n "BK_STOP " ; date -u +%s%3N
Invoking MCC driver with
BK_TOOL=lolaxred
BK_EXAMINATION=CTLFireability
BK_BIN_PATH=/home/mcc/BenchKit/bin/
BK_TIME_CONFINEMENT=3600
BK_INPUT=BART-COL-030
Applying reductions before tool lola
Invoking reducer
Running Version 202303021504
[2023-03-09 09:48:44] [INFO ] Running its-tools with arguments : [-pnfolder, /home/mcc/execution, -examination, CTLFireability, -timeout, 360, -rebuildPNML]
[2023-03-09 09:48:44] [INFO ] Parsing pnml file : /home/mcc/execution/model.pnml
[2023-03-09 09:48:45] [INFO ] Detected file is not PT type :http://www.pnml.org/version-2009/grammar/symmetricnet
log4j:WARN No appenders could be found for logger (org.apache.axiom.locator.DefaultOMMetaFactoryLocator).
log4j:WARN Please initialize the log4j system properly.
log4j:WARN See http://logging.apache.org/log4j/1.2/faq.html#noconfig for more info.
[2023-03-09 09:48:45] [WARNING] Using fallBack plugin, rng conformance not checked
[2023-03-09 09:48:46] [INFO ] Load time of PNML (colored model parsed with PNMLFW) : 963 ms
[2023-03-09 09:48:46] [INFO ] Detected 3 constant HL places corresponding to 10373 PT places.
[2023-03-09 09:48:46] [INFO ] Imported 4 HL places and 7 HL transitions for a total of 17753 PT places and 4.221688536E10 transition bindings in 147 ms.
Parsed 16 properties from file /home/mcc/execution/CTLFireability.xml in 21 ms.
[2023-03-09 09:48:46] [INFO ] Built PT skeleton of HLPN with 4 places and 7 transitions 26 arcs in 5 ms.
[2023-03-09 09:48:46] [INFO ] Skeletonized 5 HLPN properties in 1 ms. Removed 11 properties that had guard overlaps.
Computed a total of 4 stabilizing places and 2 stable transitions
All 16 properties of the HLPN use transition enablings in a way that makes the skeleton too coarse.
Domain [distance(41), speed(6), distance(41)] of place NewDistTable breaks symmetries in sort distance
Symmetric sort wr.t. initial and guards and successors and join/free detected :trainid
Symmetric sort wr.t. initial detected :trainid
Symmetric sort wr.t. initial and guards detected :trainid
Applying symmetric unfolding of full symmetric sort :trainid domain size was 30
Arc [2:1*[(MOD (ADD $tsp 1) 6), $ds2]] contains successor/predecessor on variables of sort speed
[2023-03-09 09:48:47] [INFO ] Unfolded HLPN to a Petri net with 10619 places and 323 transitions 601 arcs in 1225 ms.
[2023-03-09 09:48:47] [INFO ] Unfolded 16 HLPN properties in 1 ms.
[2023-03-09 09:48:47] [INFO ] Reduced 35 identical enabling conditions.
[2023-03-09 09:48:47] [INFO ] Reduced 35 identical enabling conditions.
[2023-03-09 09:48:47] [INFO ] Reduced 35 identical enabling conditions.
[2023-03-09 09:48:47] [INFO ] Reduced 35 identical enabling conditions.
[2023-03-09 09:48:47] [INFO ] Reduced 35 identical enabling conditions.
[2023-03-09 09:48:47] [INFO ] Reduced 35 identical enabling conditions.
[2023-03-09 09:48:47] [INFO ] Reduced 35 identical enabling conditions.
[2023-03-09 09:48:47] [INFO ] Reduced 35 identical enabling conditions.
[2023-03-09 09:48:47] [INFO ] Reduced 35 identical enabling conditions.
[2023-03-09 09:48:47] [INFO ] Reduced 35 identical enabling conditions.
[2023-03-09 09:48:47] [INFO ] Reduced 35 identical enabling conditions.
[2023-03-09 09:48:47] [INFO ] Reduced 35 identical enabling conditions.
[2023-03-09 09:48:47] [INFO ] Reduced 35 identical enabling conditions.
[2023-03-09 09:48:47] [INFO ] Reduced 35 identical enabling conditions.
[2023-03-09 09:48:47] [INFO ] Reduced 35 identical enabling conditions.
[2023-03-09 09:48:47] [INFO ] Reduced 35 identical enabling conditions.
[2023-03-09 09:48:47] [INFO ] Reduced 35 identical enabling conditions.
[2023-03-09 09:48:47] [INFO ] Reduced 35 identical enabling conditions.
[2023-03-09 09:48:47] [INFO ] Reduced 35 identical enabling conditions.
[2023-03-09 09:48:47] [INFO ] Reduced 35 identical enabling conditions.
[2023-03-09 09:48:47] [INFO ] Reduced 35 identical enabling conditions.
[2023-03-09 09:48:47] [INFO ] Reduced 35 identical enabling conditions.
[2023-03-09 09:48:47] [INFO ] Reduced 35 identical enabling conditions.
[2023-03-09 09:48:47] [INFO ] Reduced 35 identical enabling conditions.
[2023-03-09 09:48:47] [INFO ] Reduced 35 identical enabling conditions.
Deduced a syphon composed of 10215 places in 3 ms
Reduce places removed 10487 places and 121 transitions.
Support contains 132 out of 132 places. Attempting structural reductions.
Starting structural reductions in LTL mode, iteration 0 : 132/132 places, 202/202 transitions.
Applied a total of 0 rules in 19 ms. Remains 132 /132 variables (removed 0) and now considering 202/202 (removed 0) transitions.
// Phase 1: matrix 202 rows 132 cols
[2023-03-09 09:48:47] [INFO ] Computed 1 place invariants in 7 ms
[2023-03-09 09:48:48] [INFO ] Implicit Places using invariants in 370 ms returned []
[2023-03-09 09:48:48] [INFO ] Invariant cache hit.
[2023-03-09 09:48:48] [INFO ] Implicit Places using invariants and state equation in 310 ms returned []
Implicit Place search using SMT with State Equation took 711 ms to find 0 implicit places.
[2023-03-09 09:48:48] [INFO ] Invariant cache hit.
[2023-03-09 09:48:48] [INFO ] Dead Transitions using invariants and state equation in 362 ms found 0 transitions.
Finished structural reductions in LTL mode , in 1 iterations and 1095 ms. Remains : 132/132 places, 202/202 transitions.
Support contains 132 out of 132 places after structural reductions.
[2023-03-09 09:48:48] [INFO ] Flatten gal took : 88 ms
[2023-03-09 09:48:49] [INFO ] Flatten gal took : 51 ms
[2023-03-09 09:48:49] [INFO ] Input system was already deterministic with 202 transitions.
Incomplete random walk after 10015 steps, including 2 resets, run finished after 56 ms. (steps per millisecond=178 ) properties (out of 18) seen :17
Incomplete Best-First random walk after 10001 steps, including 2 resets, run finished after 16 ms. (steps per millisecond=625 ) properties (out of 1) seen :0
Running SMT prover for 1 properties.
[2023-03-09 09:48:49] [INFO ] Invariant cache hit.
[2023-03-09 09:48:49] [INFO ] After 69ms SMT Verify possible using all constraints in real domain returned unsat :1 sat :0
Fused 1 Parikh solutions to 0 different solutions.
Parikh walk visited 0 properties in 0 ms.
Successfully simplified 1 atomic propositions for a total of 16 simplifications.
[2023-03-09 09:48:49] [INFO ] Flatten gal took : 33 ms
[2023-03-09 09:48:49] [INFO ] Flatten gal took : 47 ms
[2023-03-09 09:48:50] [INFO ] Input system was already deterministic with 202 transitions.
Computed a total of 0 stabilizing places and 0 stable transitions
Starting structural reductions in SI_CTL mode, iteration 0 : 132/132 places, 202/202 transitions.
Drop transitions removed 64 transitions
Trivial Post-agglo rules discarded 64 transitions
Performed 64 trivial Post agglomeration. Transition count delta: 64
Iterating post reduction 0 with 64 rules applied. Total rules applied 64 place count 132 transition count 138
Reduce places removed 64 places and 0 transitions.
Iterating post reduction 1 with 64 rules applied. Total rules applied 128 place count 68 transition count 138
Performed 5 Pre agglomeration using Quasi-Persistent + Divergent Free condition..
Pre-agglomeration after 2 with 5 Pre rules applied. Total rules applied 128 place count 68 transition count 133
Deduced a syphon composed of 5 places in 0 ms
Reduce places removed 5 places and 0 transitions.
Iterating global reduction 2 with 10 rules applied. Total rules applied 138 place count 63 transition count 133
Discarding 6 places :
Symmetric choice reduction at 2 with 6 rule applications. Total rules 144 place count 57 transition count 127
Iterating global reduction 2 with 6 rules applied. Total rules applied 150 place count 57 transition count 127
Ensure Unique test removed 1 transitions
Reduce isomorphic transitions removed 1 transitions.
Iterating post reduction 2 with 1 rules applied. Total rules applied 151 place count 57 transition count 126
Discarding 4 places :
Symmetric choice reduction at 3 with 4 rule applications. Total rules 155 place count 53 transition count 122
Iterating global reduction 3 with 4 rules applied. Total rules applied 159 place count 53 transition count 122
Discarding 3 places :
Symmetric choice reduction at 3 with 3 rule applications. Total rules 162 place count 50 transition count 119
Iterating global reduction 3 with 3 rules applied. Total rules applied 165 place count 50 transition count 119
Discarding 3 places :
Symmetric choice reduction at 3 with 3 rule applications. Total rules 168 place count 47 transition count 116
Iterating global reduction 3 with 3 rules applied. Total rules applied 171 place count 47 transition count 116
Discarding 2 places :
Symmetric choice reduction at 3 with 2 rule applications. Total rules 173 place count 45 transition count 114
Iterating global reduction 3 with 2 rules applied. Total rules applied 175 place count 45 transition count 114
Discarding 2 places :
Symmetric choice reduction at 3 with 2 rule applications. Total rules 177 place count 43 transition count 112
Iterating global reduction 3 with 2 rules applied. Total rules applied 179 place count 43 transition count 112
Discarding 1 places :
Symmetric choice reduction at 3 with 1 rule applications. Total rules 180 place count 42 transition count 111
Iterating global reduction 3 with 1 rules applied. Total rules applied 181 place count 42 transition count 111
Performed 6 Post agglomeration using F-continuation condition.Transition count delta: 6
Deduced a syphon composed of 6 places in 0 ms
Reduce places removed 6 places and 0 transitions.
Iterating global reduction 3 with 12 rules applied. Total rules applied 193 place count 36 transition count 105
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 3 with 2 rules applied. Total rules applied 195 place count 36 transition count 103
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 4 with 2 rules applied. Total rules applied 197 place count 35 transition count 102
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 4 with 2 rules applied. Total rules applied 199 place count 35 transition count 100
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 5 with 2 rules applied. Total rules applied 201 place count 34 transition count 99
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 5 with 2 rules applied. Total rules applied 203 place count 34 transition count 97
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 6 with 2 rules applied. Total rules applied 205 place count 33 transition count 96
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 6 with 2 rules applied. Total rules applied 207 place count 33 transition count 94
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 7 with 2 rules applied. Total rules applied 209 place count 32 transition count 93
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 7 with 2 rules applied. Total rules applied 211 place count 32 transition count 91
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 8 with 2 rules applied. Total rules applied 213 place count 31 transition count 90
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 8 with 2 rules applied. Total rules applied 215 place count 31 transition count 88
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 9 with 2 rules applied. Total rules applied 217 place count 30 transition count 87
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 9 with 2 rules applied. Total rules applied 219 place count 30 transition count 85
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 10 with 2 rules applied. Total rules applied 221 place count 29 transition count 84
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 10 with 2 rules applied. Total rules applied 223 place count 29 transition count 82
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 11 with 2 rules applied. Total rules applied 225 place count 28 transition count 81
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 11 with 2 rules applied. Total rules applied 227 place count 28 transition count 79
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 12 with 2 rules applied. Total rules applied 229 place count 27 transition count 78
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 12 with 2 rules applied. Total rules applied 231 place count 27 transition count 76
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 13 with 2 rules applied. Total rules applied 233 place count 26 transition count 75
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 13 with 2 rules applied. Total rules applied 235 place count 26 transition count 73
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 14 with 2 rules applied. Total rules applied 237 place count 25 transition count 72
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 14 with 2 rules applied. Total rules applied 239 place count 25 transition count 70
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 15 with 2 rules applied. Total rules applied 241 place count 24 transition count 69
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 15 with 2 rules applied. Total rules applied 243 place count 24 transition count 67
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 16 with 2 rules applied. Total rules applied 245 place count 23 transition count 66
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 16 with 2 rules applied. Total rules applied 247 place count 23 transition count 64
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 17 with 2 rules applied. Total rules applied 249 place count 22 transition count 63
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 17 with 2 rules applied. Total rules applied 251 place count 22 transition count 61
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 18 with 2 rules applied. Total rules applied 253 place count 21 transition count 60
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 18 with 2 rules applied. Total rules applied 255 place count 21 transition count 58
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 19 with 2 rules applied. Total rules applied 257 place count 20 transition count 57
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 19 with 2 rules applied. Total rules applied 259 place count 20 transition count 55
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 20 with 2 rules applied. Total rules applied 261 place count 19 transition count 54
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 20 with 2 rules applied. Total rules applied 263 place count 19 transition count 52
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 21 with 2 rules applied. Total rules applied 265 place count 18 transition count 51
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 21 with 2 rules applied. Total rules applied 267 place count 18 transition count 49
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 22 with 2 rules applied. Total rules applied 269 place count 17 transition count 48
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 22 with 2 rules applied. Total rules applied 271 place count 17 transition count 46
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 23 with 2 rules applied. Total rules applied 273 place count 16 transition count 45
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 23 with 2 rules applied. Total rules applied 275 place count 16 transition count 43
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 24 with 2 rules applied. Total rules applied 277 place count 15 transition count 42
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 24 with 2 rules applied. Total rules applied 279 place count 15 transition count 40
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 25 with 2 rules applied. Total rules applied 281 place count 14 transition count 39
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 25 with 2 rules applied. Total rules applied 283 place count 14 transition count 37
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 26 with 2 rules applied. Total rules applied 285 place count 13 transition count 36
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 26 with 2 rules applied. Total rules applied 287 place count 13 transition count 34
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 27 with 2 rules applied. Total rules applied 289 place count 12 transition count 33
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 27 with 2 rules applied. Total rules applied 291 place count 12 transition count 31
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 28 with 2 rules applied. Total rules applied 293 place count 11 transition count 30
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 28 with 2 rules applied. Total rules applied 295 place count 11 transition count 28
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 29 with 2 rules applied. Total rules applied 297 place count 10 transition count 27
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 29 with 2 rules applied. Total rules applied 299 place count 10 transition count 25
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 30 with 2 rules applied. Total rules applied 301 place count 9 transition count 24
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 30 with 2 rules applied. Total rules applied 303 place count 9 transition count 22
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 31 with 2 rules applied. Total rules applied 305 place count 8 transition count 21
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 31 with 2 rules applied. Total rules applied 307 place count 8 transition count 19
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 32 with 2 rules applied. Total rules applied 309 place count 7 transition count 18
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 32 with 2 rules applied. Total rules applied 311 place count 7 transition count 16
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 33 with 2 rules applied. Total rules applied 313 place count 6 transition count 15
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 33 with 2 rules applied. Total rules applied 315 place count 6 transition count 13
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 34 with 2 rules applied. Total rules applied 317 place count 5 transition count 12
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 34 with 2 rules applied. Total rules applied 319 place count 5 transition count 10
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 35 with 2 rules applied. Total rules applied 321 place count 4 transition count 9
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 35 with 2 rules applied. Total rules applied 323 place count 4 transition count 7
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 36 with 2 rules applied. Total rules applied 325 place count 3 transition count 6
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Iterating post reduction 36 with 3 rules applied. Total rules applied 328 place count 3 transition count 3
Reduce places removed 1 places and 0 transitions.
Ensure Unique test removed 1 transitions
Reduce isomorphic transitions removed 1 transitions.
Iterating post reduction 37 with 2 rules applied. Total rules applied 330 place count 2 transition count 2
Applied a total of 330 rules in 125 ms. Remains 2 /132 variables (removed 130) and now considering 2/202 (removed 200) transitions.
Finished structural reductions in SI_CTL mode , in 1 iterations and 125 ms. Remains : 2/132 places, 2/202 transitions.
[2023-03-09 09:48:50] [INFO ] Flatten gal took : 1 ms
[2023-03-09 09:48:50] [INFO ] Flatten gal took : 0 ms
[2023-03-09 09:48:50] [INFO ] Input system was already deterministic with 2 transitions.
Starting structural reductions in LTL mode, iteration 0 : 132/132 places, 202/202 transitions.
Applied a total of 0 rules in 10 ms. Remains 132 /132 variables (removed 0) and now considering 202/202 (removed 0) transitions.
Finished structural reductions in LTL mode , in 1 iterations and 10 ms. Remains : 132/132 places, 202/202 transitions.
[2023-03-09 09:48:50] [INFO ] Flatten gal took : 23 ms
[2023-03-09 09:48:50] [INFO ] Flatten gal took : 49 ms
[2023-03-09 09:48:50] [INFO ] Input system was already deterministic with 202 transitions.
Starting structural reductions in LTL mode, iteration 0 : 132/132 places, 202/202 transitions.
Discarding 32 places :
Symmetric choice reduction at 0 with 32 rule applications. Total rules 32 place count 100 transition count 170
Iterating global reduction 0 with 32 rules applied. Total rules applied 64 place count 100 transition count 170
Discarding 27 places :
Symmetric choice reduction at 0 with 27 rule applications. Total rules 91 place count 73 transition count 143
Iterating global reduction 0 with 27 rules applied. Total rules applied 118 place count 73 transition count 143
Discarding 4 places :
Symmetric choice reduction at 0 with 4 rule applications. Total rules 122 place count 69 transition count 139
Iterating global reduction 0 with 4 rules applied. Total rules applied 126 place count 69 transition count 139
Discarding 3 places :
Symmetric choice reduction at 0 with 3 rule applications. Total rules 129 place count 66 transition count 136
Iterating global reduction 0 with 3 rules applied. Total rules applied 132 place count 66 transition count 136
Discarding 3 places :
Symmetric choice reduction at 0 with 3 rule applications. Total rules 135 place count 63 transition count 133
Iterating global reduction 0 with 3 rules applied. Total rules applied 138 place count 63 transition count 133
Discarding 3 places :
Symmetric choice reduction at 0 with 3 rule applications. Total rules 141 place count 60 transition count 130
Iterating global reduction 0 with 3 rules applied. Total rules applied 144 place count 60 transition count 130
Discarding 3 places :
Symmetric choice reduction at 0 with 3 rule applications. Total rules 147 place count 57 transition count 127
Iterating global reduction 0 with 3 rules applied. Total rules applied 150 place count 57 transition count 127
Discarding 3 places :
Symmetric choice reduction at 0 with 3 rule applications. Total rules 153 place count 54 transition count 124
Iterating global reduction 0 with 3 rules applied. Total rules applied 156 place count 54 transition count 124
Discarding 2 places :
Symmetric choice reduction at 0 with 2 rule applications. Total rules 158 place count 52 transition count 122
Iterating global reduction 0 with 2 rules applied. Total rules applied 160 place count 52 transition count 122
Discarding 2 places :
Symmetric choice reduction at 0 with 2 rule applications. Total rules 162 place count 50 transition count 120
Iterating global reduction 0 with 2 rules applied. Total rules applied 164 place count 50 transition count 120
Discarding 1 places :
Symmetric choice reduction at 0 with 1 rule applications. Total rules 165 place count 49 transition count 119
Iterating global reduction 0 with 1 rules applied. Total rules applied 166 place count 49 transition count 119
Applied a total of 166 rules in 18 ms. Remains 49 /132 variables (removed 83) and now considering 119/202 (removed 83) transitions.
Finished structural reductions in LTL mode , in 1 iterations and 19 ms. Remains : 49/132 places, 119/202 transitions.
[2023-03-09 09:48:50] [INFO ] Flatten gal took : 4 ms
[2023-03-09 09:48:50] [INFO ] Flatten gal took : 15 ms
[2023-03-09 09:48:50] [INFO ] Input system was already deterministic with 119 transitions.
Starting structural reductions in SI_CTL mode, iteration 0 : 132/132 places, 202/202 transitions.
Drop transitions removed 64 transitions
Trivial Post-agglo rules discarded 64 transitions
Performed 64 trivial Post agglomeration. Transition count delta: 64
Iterating post reduction 0 with 64 rules applied. Total rules applied 64 place count 132 transition count 138
Reduce places removed 64 places and 0 transitions.
Iterating post reduction 1 with 64 rules applied. Total rules applied 128 place count 68 transition count 138
Performed 4 Pre agglomeration using Quasi-Persistent + Divergent Free condition..
Pre-agglomeration after 2 with 4 Pre rules applied. Total rules applied 128 place count 68 transition count 134
Deduced a syphon composed of 4 places in 0 ms
Reduce places removed 4 places and 0 transitions.
Iterating global reduction 2 with 8 rules applied. Total rules applied 136 place count 64 transition count 134
Discarding 6 places :
Symmetric choice reduction at 2 with 6 rule applications. Total rules 142 place count 58 transition count 128
Iterating global reduction 2 with 6 rules applied. Total rules applied 148 place count 58 transition count 128
Ensure Unique test removed 1 transitions
Reduce isomorphic transitions removed 1 transitions.
Iterating post reduction 2 with 1 rules applied. Total rules applied 149 place count 58 transition count 127
Discarding 4 places :
Symmetric choice reduction at 3 with 4 rule applications. Total rules 153 place count 54 transition count 123
Iterating global reduction 3 with 4 rules applied. Total rules applied 157 place count 54 transition count 123
Discarding 3 places :
Symmetric choice reduction at 3 with 3 rule applications. Total rules 160 place count 51 transition count 120
Iterating global reduction 3 with 3 rules applied. Total rules applied 163 place count 51 transition count 120
Discarding 3 places :
Symmetric choice reduction at 3 with 3 rule applications. Total rules 166 place count 48 transition count 117
Iterating global reduction 3 with 3 rules applied. Total rules applied 169 place count 48 transition count 117
Discarding 2 places :
Symmetric choice reduction at 3 with 2 rule applications. Total rules 171 place count 46 transition count 115
Iterating global reduction 3 with 2 rules applied. Total rules applied 173 place count 46 transition count 115
Discarding 2 places :
Symmetric choice reduction at 3 with 2 rule applications. Total rules 175 place count 44 transition count 113
Iterating global reduction 3 with 2 rules applied. Total rules applied 177 place count 44 transition count 113
Discarding 1 places :
Symmetric choice reduction at 3 with 1 rule applications. Total rules 178 place count 43 transition count 112
Iterating global reduction 3 with 1 rules applied. Total rules applied 179 place count 43 transition count 112
Performed 6 Post agglomeration using F-continuation condition.Transition count delta: 6
Deduced a syphon composed of 6 places in 0 ms
Reduce places removed 6 places and 0 transitions.
Iterating global reduction 3 with 12 rules applied. Total rules applied 191 place count 37 transition count 106
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 3 with 2 rules applied. Total rules applied 193 place count 37 transition count 104
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 4 with 2 rules applied. Total rules applied 195 place count 36 transition count 103
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 4 with 2 rules applied. Total rules applied 197 place count 36 transition count 101
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 5 with 2 rules applied. Total rules applied 199 place count 35 transition count 100
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 5 with 2 rules applied. Total rules applied 201 place count 35 transition count 98
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 6 with 2 rules applied. Total rules applied 203 place count 34 transition count 97
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 6 with 2 rules applied. Total rules applied 205 place count 34 transition count 95
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 7 with 2 rules applied. Total rules applied 207 place count 33 transition count 94
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 7 with 2 rules applied. Total rules applied 209 place count 33 transition count 92
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 8 with 2 rules applied. Total rules applied 211 place count 32 transition count 91
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 8 with 2 rules applied. Total rules applied 213 place count 32 transition count 89
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 9 with 2 rules applied. Total rules applied 215 place count 31 transition count 88
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 9 with 2 rules applied. Total rules applied 217 place count 31 transition count 86
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 10 with 2 rules applied. Total rules applied 219 place count 30 transition count 85
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 10 with 2 rules applied. Total rules applied 221 place count 30 transition count 83
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 11 with 2 rules applied. Total rules applied 223 place count 29 transition count 82
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 11 with 2 rules applied. Total rules applied 225 place count 29 transition count 80
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 12 with 2 rules applied. Total rules applied 227 place count 28 transition count 79
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 12 with 2 rules applied. Total rules applied 229 place count 28 transition count 77
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 13 with 2 rules applied. Total rules applied 231 place count 27 transition count 76
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 13 with 2 rules applied. Total rules applied 233 place count 27 transition count 74
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 14 with 2 rules applied. Total rules applied 235 place count 26 transition count 73
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 14 with 2 rules applied. Total rules applied 237 place count 26 transition count 71
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 15 with 2 rules applied. Total rules applied 239 place count 25 transition count 70
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 15 with 2 rules applied. Total rules applied 241 place count 25 transition count 68
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 16 with 2 rules applied. Total rules applied 243 place count 24 transition count 67
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 16 with 2 rules applied. Total rules applied 245 place count 24 transition count 65
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 17 with 2 rules applied. Total rules applied 247 place count 23 transition count 64
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 17 with 2 rules applied. Total rules applied 249 place count 23 transition count 62
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 18 with 2 rules applied. Total rules applied 251 place count 22 transition count 61
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 18 with 2 rules applied. Total rules applied 253 place count 22 transition count 59
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 19 with 2 rules applied. Total rules applied 255 place count 21 transition count 58
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 19 with 2 rules applied. Total rules applied 257 place count 21 transition count 56
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 20 with 2 rules applied. Total rules applied 259 place count 20 transition count 55
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 20 with 2 rules applied. Total rules applied 261 place count 20 transition count 53
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 21 with 2 rules applied. Total rules applied 263 place count 19 transition count 52
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 21 with 2 rules applied. Total rules applied 265 place count 19 transition count 50
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 22 with 2 rules applied. Total rules applied 267 place count 18 transition count 49
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 22 with 2 rules applied. Total rules applied 269 place count 18 transition count 47
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 23 with 2 rules applied. Total rules applied 271 place count 17 transition count 46
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 23 with 2 rules applied. Total rules applied 273 place count 17 transition count 44
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 24 with 2 rules applied. Total rules applied 275 place count 16 transition count 43
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 24 with 2 rules applied. Total rules applied 277 place count 16 transition count 41
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 25 with 2 rules applied. Total rules applied 279 place count 15 transition count 40
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 25 with 2 rules applied. Total rules applied 281 place count 15 transition count 38
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 1 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 26 with 2 rules applied. Total rules applied 283 place count 14 transition count 37
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 26 with 2 rules applied. Total rules applied 285 place count 14 transition count 35
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 27 with 2 rules applied. Total rules applied 287 place count 13 transition count 34
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 27 with 2 rules applied. Total rules applied 289 place count 13 transition count 32
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 28 with 2 rules applied. Total rules applied 291 place count 12 transition count 31
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 28 with 2 rules applied. Total rules applied 293 place count 12 transition count 29
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 29 with 2 rules applied. Total rules applied 295 place count 11 transition count 28
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 29 with 2 rules applied. Total rules applied 297 place count 11 transition count 26
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 30 with 2 rules applied. Total rules applied 299 place count 10 transition count 25
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 30 with 2 rules applied. Total rules applied 301 place count 10 transition count 23
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 31 with 2 rules applied. Total rules applied 303 place count 9 transition count 22
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 31 with 2 rules applied. Total rules applied 305 place count 9 transition count 20
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 32 with 2 rules applied. Total rules applied 307 place count 8 transition count 19
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 32 with 2 rules applied. Total rules applied 309 place count 8 transition count 17
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 33 with 2 rules applied. Total rules applied 311 place count 7 transition count 16
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 33 with 2 rules applied. Total rules applied 313 place count 7 transition count 14
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 34 with 2 rules applied. Total rules applied 315 place count 6 transition count 13
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 34 with 2 rules applied. Total rules applied 317 place count 6 transition count 11
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 35 with 2 rules applied. Total rules applied 319 place count 5 transition count 10
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 35 with 2 rules applied. Total rules applied 321 place count 5 transition count 8
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 36 with 2 rules applied. Total rules applied 323 place count 4 transition count 7
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Drop transitions removed 1 transitions
Trivial Post-agglo rules discarded 1 transitions
Performed 1 trivial Post agglomeration. Transition count delta: 1
Iterating post reduction 36 with 3 rules applied. Total rules applied 326 place count 4 transition count 4
Reduce places removed 1 places and 0 transitions.
Ensure Unique test removed 1 transitions
Reduce isomorphic transitions removed 1 transitions.
Iterating post reduction 37 with 2 rules applied. Total rules applied 328 place count 3 transition count 3
Performed 1 Pre agglomeration using Quasi-Persistent + Divergent Free condition..
Pre-agglomeration after 38 with 1 Pre rules applied. Total rules applied 328 place count 3 transition count 2
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 38 with 2 rules applied. Total rules applied 330 place count 2 transition count 2
Applied a total of 330 rules in 33 ms. Remains 2 /132 variables (removed 130) and now considering 2/202 (removed 200) transitions.
Finished structural reductions in SI_CTL mode , in 1 iterations and 33 ms. Remains : 2/132 places, 2/202 transitions.
[2023-03-09 09:48:50] [INFO ] Flatten gal took : 1 ms
[2023-03-09 09:48:50] [INFO ] Flatten gal took : 0 ms
[2023-03-09 09:48:50] [INFO ] Input system was already deterministic with 2 transitions.
Starting structural reductions in LTL mode, iteration 0 : 132/132 places, 202/202 transitions.
Applied a total of 0 rules in 1 ms. Remains 132 /132 variables (removed 0) and now considering 202/202 (removed 0) transitions.
Finished structural reductions in LTL mode , in 1 iterations and 1 ms. Remains : 132/132 places, 202/202 transitions.
[2023-03-09 09:48:50] [INFO ] Flatten gal took : 7 ms
[2023-03-09 09:48:50] [INFO ] Flatten gal took : 5 ms
[2023-03-09 09:48:50] [INFO ] Input system was already deterministic with 202 transitions.
Starting structural reductions in LTL mode, iteration 0 : 132/132 places, 202/202 transitions.
Applied a total of 0 rules in 1 ms. Remains 132 /132 variables (removed 0) and now considering 202/202 (removed 0) transitions.
Finished structural reductions in LTL mode , in 1 iterations and 2 ms. Remains : 132/132 places, 202/202 transitions.
[2023-03-09 09:48:50] [INFO ] Flatten gal took : 6 ms
[2023-03-09 09:48:50] [INFO ] Flatten gal took : 6 ms
[2023-03-09 09:48:50] [INFO ] Input system was already deterministic with 202 transitions.
Starting structural reductions in LTL mode, iteration 0 : 132/132 places, 202/202 transitions.
Applied a total of 0 rules in 8 ms. Remains 132 /132 variables (removed 0) and now considering 202/202 (removed 0) transitions.
Finished structural reductions in LTL mode , in 1 iterations and 9 ms. Remains : 132/132 places, 202/202 transitions.
[2023-03-09 09:48:50] [INFO ] Flatten gal took : 6 ms
[2023-03-09 09:48:50] [INFO ] Flatten gal took : 33 ms
[2023-03-09 09:48:50] [INFO ] Input system was already deterministic with 202 transitions.
Starting structural reductions in LTL mode, iteration 0 : 132/132 places, 202/202 transitions.
Applied a total of 0 rules in 1 ms. Remains 132 /132 variables (removed 0) and now considering 202/202 (removed 0) transitions.
Finished structural reductions in LTL mode , in 1 iterations and 1 ms. Remains : 132/132 places, 202/202 transitions.
[2023-03-09 09:48:50] [INFO ] Flatten gal took : 5 ms
[2023-03-09 09:48:50] [INFO ] Flatten gal took : 8 ms
[2023-03-09 09:48:50] [INFO ] Input system was already deterministic with 202 transitions.
Starting structural reductions in LTL mode, iteration 0 : 132/132 places, 202/202 transitions.
Discarding 32 places :
Symmetric choice reduction at 0 with 32 rule applications. Total rules 32 place count 100 transition count 170
Iterating global reduction 0 with 32 rules applied. Total rules applied 64 place count 100 transition count 170
Discarding 27 places :
Symmetric choice reduction at 0 with 27 rule applications. Total rules 91 place count 73 transition count 143
Iterating global reduction 0 with 27 rules applied. Total rules applied 118 place count 73 transition count 143
Discarding 4 places :
Symmetric choice reduction at 0 with 4 rule applications. Total rules 122 place count 69 transition count 139
Iterating global reduction 0 with 4 rules applied. Total rules applied 126 place count 69 transition count 139
Discarding 3 places :
Symmetric choice reduction at 0 with 3 rule applications. Total rules 129 place count 66 transition count 136
Iterating global reduction 0 with 3 rules applied. Total rules applied 132 place count 66 transition count 136
Discarding 3 places :
Symmetric choice reduction at 0 with 3 rule applications. Total rules 135 place count 63 transition count 133
Iterating global reduction 0 with 3 rules applied. Total rules applied 138 place count 63 transition count 133
Discarding 3 places :
Symmetric choice reduction at 0 with 3 rule applications. Total rules 141 place count 60 transition count 130
Iterating global reduction 0 with 3 rules applied. Total rules applied 144 place count 60 transition count 130
Discarding 3 places :
Symmetric choice reduction at 0 with 3 rule applications. Total rules 147 place count 57 transition count 127
Iterating global reduction 0 with 3 rules applied. Total rules applied 150 place count 57 transition count 127
Discarding 3 places :
Symmetric choice reduction at 0 with 3 rule applications. Total rules 153 place count 54 transition count 124
Iterating global reduction 0 with 3 rules applied. Total rules applied 156 place count 54 transition count 124
Discarding 2 places :
Symmetric choice reduction at 0 with 2 rule applications. Total rules 158 place count 52 transition count 122
Iterating global reduction 0 with 2 rules applied. Total rules applied 160 place count 52 transition count 122
Discarding 2 places :
Symmetric choice reduction at 0 with 2 rule applications. Total rules 162 place count 50 transition count 120
Iterating global reduction 0 with 2 rules applied. Total rules applied 164 place count 50 transition count 120
Discarding 1 places :
Symmetric choice reduction at 0 with 1 rule applications. Total rules 165 place count 49 transition count 119
Iterating global reduction 0 with 1 rules applied. Total rules applied 166 place count 49 transition count 119
Applied a total of 166 rules in 9 ms. Remains 49 /132 variables (removed 83) and now considering 119/202 (removed 83) transitions.
Finished structural reductions in LTL mode , in 1 iterations and 9 ms. Remains : 49/132 places, 119/202 transitions.
[2023-03-09 09:48:50] [INFO ] Flatten gal took : 3 ms
[2023-03-09 09:48:50] [INFO ] Flatten gal took : 3 ms
[2023-03-09 09:48:50] [INFO ] Input system was already deterministic with 119 transitions.
Starting structural reductions in LTL mode, iteration 0 : 132/132 places, 202/202 transitions.
Discarding 9 places :
Symmetric choice reduction at 0 with 9 rule applications. Total rules 9 place count 123 transition count 193
Iterating global reduction 0 with 9 rules applied. Total rules applied 18 place count 123 transition count 193
Discarding 6 places :
Symmetric choice reduction at 0 with 6 rule applications. Total rules 24 place count 117 transition count 187
Iterating global reduction 0 with 6 rules applied. Total rules applied 30 place count 117 transition count 187
Discarding 3 places :
Symmetric choice reduction at 0 with 3 rule applications. Total rules 33 place count 114 transition count 184
Iterating global reduction 0 with 3 rules applied. Total rules applied 36 place count 114 transition count 184
Discarding 3 places :
Symmetric choice reduction at 0 with 3 rule applications. Total rules 39 place count 111 transition count 181
Iterating global reduction 0 with 3 rules applied. Total rules applied 42 place count 111 transition count 181
Discarding 3 places :
Symmetric choice reduction at 0 with 3 rule applications. Total rules 45 place count 108 transition count 178
Iterating global reduction 0 with 3 rules applied. Total rules applied 48 place count 108 transition count 178
Discarding 3 places :
Symmetric choice reduction at 0 with 3 rule applications. Total rules 51 place count 105 transition count 175
Iterating global reduction 0 with 3 rules applied. Total rules applied 54 place count 105 transition count 175
Discarding 2 places :
Symmetric choice reduction at 0 with 2 rule applications. Total rules 56 place count 103 transition count 173
Iterating global reduction 0 with 2 rules applied. Total rules applied 58 place count 103 transition count 173
Discarding 2 places :
Symmetric choice reduction at 0 with 2 rule applications. Total rules 60 place count 101 transition count 171
Iterating global reduction 0 with 2 rules applied. Total rules applied 62 place count 101 transition count 171
Discarding 1 places :
Symmetric choice reduction at 0 with 1 rule applications. Total rules 63 place count 100 transition count 170
Iterating global reduction 0 with 1 rules applied. Total rules applied 64 place count 100 transition count 170
Applied a total of 64 rules in 9 ms. Remains 100 /132 variables (removed 32) and now considering 170/202 (removed 32) transitions.
Finished structural reductions in LTL mode , in 1 iterations and 9 ms. Remains : 100/132 places, 170/202 transitions.
[2023-03-09 09:48:50] [INFO ] Flatten gal took : 5 ms
[2023-03-09 09:48:50] [INFO ] Flatten gal took : 5 ms
[2023-03-09 09:48:50] [INFO ] Input system was already deterministic with 170 transitions.
Starting structural reductions in LTL mode, iteration 0 : 132/132 places, 202/202 transitions.
Applied a total of 0 rules in 1 ms. Remains 132 /132 variables (removed 0) and now considering 202/202 (removed 0) transitions.
Finished structural reductions in LTL mode , in 1 iterations and 1 ms. Remains : 132/132 places, 202/202 transitions.
[2023-03-09 09:48:50] [INFO ] Flatten gal took : 6 ms
[2023-03-09 09:48:50] [INFO ] Flatten gal took : 7 ms
[2023-03-09 09:48:50] [INFO ] Input system was already deterministic with 202 transitions.
Starting structural reductions in LTL mode, iteration 0 : 132/132 places, 202/202 transitions.
Discarding 32 places :
Symmetric choice reduction at 0 with 32 rule applications. Total rules 32 place count 100 transition count 170
Iterating global reduction 0 with 32 rules applied. Total rules applied 64 place count 100 transition count 170
Discarding 27 places :
Symmetric choice reduction at 0 with 27 rule applications. Total rules 91 place count 73 transition count 143
Iterating global reduction 0 with 27 rules applied. Total rules applied 118 place count 73 transition count 143
Discarding 4 places :
Symmetric choice reduction at 0 with 4 rule applications. Total rules 122 place count 69 transition count 139
Iterating global reduction 0 with 4 rules applied. Total rules applied 126 place count 69 transition count 139
Discarding 3 places :
Symmetric choice reduction at 0 with 3 rule applications. Total rules 129 place count 66 transition count 136
Iterating global reduction 0 with 3 rules applied. Total rules applied 132 place count 66 transition count 136
Discarding 3 places :
Symmetric choice reduction at 0 with 3 rule applications. Total rules 135 place count 63 transition count 133
Iterating global reduction 0 with 3 rules applied. Total rules applied 138 place count 63 transition count 133
Discarding 3 places :
Symmetric choice reduction at 0 with 3 rule applications. Total rules 141 place count 60 transition count 130
Iterating global reduction 0 with 3 rules applied. Total rules applied 144 place count 60 transition count 130
Discarding 3 places :
Symmetric choice reduction at 0 with 3 rule applications. Total rules 147 place count 57 transition count 127
Iterating global reduction 0 with 3 rules applied. Total rules applied 150 place count 57 transition count 127
Discarding 3 places :
Symmetric choice reduction at 0 with 3 rule applications. Total rules 153 place count 54 transition count 124
Iterating global reduction 0 with 3 rules applied. Total rules applied 156 place count 54 transition count 124
Discarding 2 places :
Symmetric choice reduction at 0 with 2 rule applications. Total rules 158 place count 52 transition count 122
Iterating global reduction 0 with 2 rules applied. Total rules applied 160 place count 52 transition count 122
Discarding 2 places :
Symmetric choice reduction at 0 with 2 rule applications. Total rules 162 place count 50 transition count 120
Iterating global reduction 0 with 2 rules applied. Total rules applied 164 place count 50 transition count 120
Discarding 1 places :
Symmetric choice reduction at 0 with 1 rule applications. Total rules 165 place count 49 transition count 119
Iterating global reduction 0 with 1 rules applied. Total rules applied 166 place count 49 transition count 119
Applied a total of 166 rules in 7 ms. Remains 49 /132 variables (removed 83) and now considering 119/202 (removed 83) transitions.
Finished structural reductions in LTL mode , in 1 iterations and 7 ms. Remains : 49/132 places, 119/202 transitions.
[2023-03-09 09:48:50] [INFO ] Flatten gal took : 2 ms
[2023-03-09 09:48:50] [INFO ] Flatten gal took : 2 ms
[2023-03-09 09:48:50] [INFO ] Input system was already deterministic with 119 transitions.
Starting structural reductions in SI_CTL mode, iteration 0 : 132/132 places, 202/202 transitions.
Applied a total of 0 rules in 2 ms. Remains 132 /132 variables (removed 0) and now considering 202/202 (removed 0) transitions.
Finished structural reductions in SI_CTL mode , in 1 iterations and 2 ms. Remains : 132/132 places, 202/202 transitions.
[2023-03-09 09:48:50] [INFO ] Flatten gal took : 5 ms
[2023-03-09 09:48:50] [INFO ] Flatten gal took : 19 ms
[2023-03-09 09:48:50] [INFO ] Input system was already deterministic with 202 transitions.
Starting structural reductions in LTL mode, iteration 0 : 132/132 places, 202/202 transitions.
Applied a total of 0 rules in 0 ms. Remains 132 /132 variables (removed 0) and now considering 202/202 (removed 0) transitions.
Finished structural reductions in LTL mode , in 1 iterations and 1 ms. Remains : 132/132 places, 202/202 transitions.
[2023-03-09 09:48:50] [INFO ] Flatten gal took : 6 ms
[2023-03-09 09:48:50] [INFO ] Flatten gal took : 7 ms
[2023-03-09 09:48:50] [INFO ] Input system was already deterministic with 202 transitions.
Starting structural reductions in LTL mode, iteration 0 : 132/132 places, 202/202 transitions.
Applied a total of 0 rules in 1 ms. Remains 132 /132 variables (removed 0) and now considering 202/202 (removed 0) transitions.
Finished structural reductions in LTL mode , in 1 iterations and 1 ms. Remains : 132/132 places, 202/202 transitions.
[2023-03-09 09:48:50] [INFO ] Flatten gal took : 6 ms
[2023-03-09 09:48:50] [INFO ] Flatten gal took : 7 ms
[2023-03-09 09:48:50] [INFO ] Input system was already deterministic with 202 transitions.
Starting structural reductions in LTL mode, iteration 0 : 132/132 places, 202/202 transitions.
Discarding 3 places :
Symmetric choice reduction at 0 with 3 rule applications. Total rules 3 place count 129 transition count 199
Iterating global reduction 0 with 3 rules applied. Total rules applied 6 place count 129 transition count 199
Applied a total of 6 rules in 1 ms. Remains 129 /132 variables (removed 3) and now considering 199/202 (removed 3) transitions.
Finished structural reductions in LTL mode , in 1 iterations and 2 ms. Remains : 129/132 places, 199/202 transitions.
[2023-03-09 09:48:50] [INFO ] Flatten gal took : 5 ms
[2023-03-09 09:48:50] [INFO ] Flatten gal took : 5 ms
[2023-03-09 09:48:50] [INFO ] Input system was already deterministic with 199 transitions.
[2023-03-09 09:48:51] [INFO ] Flatten gal took : 36 ms
[2023-03-09 09:48:51] [INFO ] Flatten gal took : 18 ms
[2023-03-09 09:48:51] [INFO ] Export to MCC of 16 properties in file /home/mcc/execution/CTLFireability.sr.xml took 16 ms.
[2023-03-09 09:48:51] [INFO ] Export to PNML in file /home/mcc/execution/model.sr.pnml of net with 132 places, 202 transitions and 404 arcs took 0 ms.
Total runtime 6406 ms.
There are residual formulas that ITS could not solve within timeout
starting LoLA
BK_INPUT BART-COL-030
BK_EXAMINATION: CTLFireability
bin directory: /home/mcc/BenchKit/bin//../reducer/bin//../../lola/bin/
current directory: /home/mcc/execution/376
CTLFireability
FORMULA BART-COL-030-CTLFireability-15 TRUE TECHNIQUES COLLATERAL_PROCESSING EXPLICIT TOPOLOGICAL STATE_COMPRESSION STUBBORN_SETS USE_NUPN UNFOLDING_TO_PT
FORMULA BART-COL-030-CTLFireability-14 FALSE TECHNIQUES COLLATERAL_PROCESSING EXPLICIT TOPOLOGICAL STATE_COMPRESSION STUBBORN_SETS USE_NUPN UNFOLDING_TO_PT
FORMULA BART-COL-030-CTLFireability-13 FALSE TECHNIQUES COLLATERAL_PROCESSING EXPLICIT TOPOLOGICAL STATE_COMPRESSION STUBBORN_SETS USE_NUPN UNFOLDING_TO_PT
FORMULA BART-COL-030-CTLFireability-11 TRUE TECHNIQUES COLLATERAL_PROCESSING EXPLICIT TOPOLOGICAL STATE_COMPRESSION STUBBORN_SETS USE_NUPN UNFOLDING_TO_PT
FORMULA BART-COL-030-CTLFireability-10 TRUE TECHNIQUES COLLATERAL_PROCESSING EXPLICIT TOPOLOGICAL STATE_COMPRESSION STUBBORN_SETS USE_NUPN UNFOLDING_TO_PT
FORMULA BART-COL-030-CTLFireability-08 FALSE TECHNIQUES COLLATERAL_PROCESSING EXPLICIT TOPOLOGICAL STATE_COMPRESSION STUBBORN_SETS USE_NUPN UNFOLDING_TO_PT
FORMULA BART-COL-030-CTLFireability-07 FALSE TECHNIQUES COLLATERAL_PROCESSING EXPLICIT TOPOLOGICAL STATE_COMPRESSION STUBBORN_SETS USE_NUPN UNFOLDING_TO_PT
FORMULA BART-COL-030-CTLFireability-06 TRUE TECHNIQUES COLLATERAL_PROCESSING EXPLICIT TOPOLOGICAL STATE_COMPRESSION STUBBORN_SETS USE_NUPN UNFOLDING_TO_PT
FORMULA BART-COL-030-CTLFireability-05 TRUE TECHNIQUES COLLATERAL_PROCESSING EXPLICIT TOPOLOGICAL STATE_COMPRESSION STUBBORN_SETS USE_NUPN UNFOLDING_TO_PT
FORMULA BART-COL-030-CTLFireability-03 FALSE TECHNIQUES COLLATERAL_PROCESSING EXPLICIT TOPOLOGICAL STATE_COMPRESSION STUBBORN_SETS USE_NUPN UNFOLDING_TO_PT
FORMULA BART-COL-030-CTLFireability-00 TRUE TECHNIQUES COLLATERAL_PROCESSING EXPLICIT TOPOLOGICAL STATE_COMPRESSION STUBBORN_SETS USE_NUPN UNFOLDING_TO_PT
BK_STOP 1678355538264
--------------------
content from stderr:
+ ulimit -s 65536
+ [[ -z '' ]]
+ export LTSMIN_MEM_SIZE=8589934592
+ LTSMIN_MEM_SIZE=8589934592
+ export PYTHONPATH=/home/mcc/BenchKit/itstools/pylibs
+ PYTHONPATH=/home/mcc/BenchKit/itstools/pylibs
+ export LD_LIBRARY_PATH=/home/mcc/BenchKit/itstools/pylibs:
+ LD_LIBRARY_PATH=/home/mcc/BenchKit/itstools/pylibs:
++ sed s/.jar//
++ ls /home/mcc/BenchKit/bin//../reducer/bin//../../itstools//itstools/plugins/fr.lip6.move.gal.application.pnmcc_1.0.0.202303021504.jar
++ perl -pe 's/.*\.//g'
+ VERSION=202303021504
+ echo 'Running Version 202303021504'
+ /home/mcc/BenchKit/bin//../reducer/bin//../../itstools//itstools/its-tools -pnfolder /home/mcc/execution -examination CTLFireability -timeout 360 -rebuildPNML
lola: MEM LIMIT 32
lola: MEM LIMIT 5
lola: NET
lola: input: PNML file (--pnmlnet)
lola: reading net from /home/mcc/execution/376/model.pnml
lola: reading pnml
lola: PNML file contains place/transition net
lola: finished parsing
lola: closed net file /home/mcc/execution/376/model.pnml
lola: Reading formula.
lola: Using XML format (--xmlformula)
lola: reading XML formula
lola: reading formula from /home/mcc/execution/376/CTLFireability.xml
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:314
lola: rewrite Frontend/Parser/formula_rewrite.k:317
lola: rewrite Frontend/Parser/formula_rewrite.k:314
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:325
lola: rewrite Frontend/Parser/formula_rewrite.k:331
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:322
lola: rewrite Frontend/Parser/formula_rewrite.k:331
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:325
lola: rewrite Frontend/Parser/formula_rewrite.k:337
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:317
lola: rewrite Frontend/Parser/formula_rewrite.k:322
lola: rewrite Frontend/Parser/formula_rewrite.k:328
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:322
lola: rewrite Frontend/Parser/formula_rewrite.k:340
lola: rewrite Frontend/Parser/formula_rewrite.k:299
lola: rewrite Frontend/Parser/formula_rewrite.k:299
lola: rewrite Frontend/Parser/formula_rewrite.k:544
lola: rewrite Frontend/Parser/formula_rewrite.k:322
lola: rewrite Frontend/Parser/formula_rewrite.k:331
lola: rewrite Frontend/Parser/formula_rewrite.k:314
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:325
lola: rewrite Frontend/Parser/formula_rewrite.k:334
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:472
lola: rewrite Frontend/Parser/formula_rewrite.k:553
lola: rewrite Frontend/Parser/formula_rewrite.k:553
lola: rewrite Frontend/Parser/formula_rewrite.k:325
lola: rewrite Frontend/Parser/formula_rewrite.k:328
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:322
lola: rewrite Frontend/Parser/formula_rewrite.k:334
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:544
lola: rewrite Frontend/Parser/formula_rewrite.k:250
lola: rewrite Frontend/Parser/formula_rewrite.k:322
lola: rewrite Frontend/Parser/formula_rewrite.k:328
lola: rewrite Frontend/Parser/formula_rewrite.k:325
lola: rewrite Frontend/Parser/formula_rewrite.k:334
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:322
lola: rewrite Frontend/Parser/formula_rewrite.k:331
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:325
lola: rewrite Frontend/Parser/formula_rewrite.k:337
lola: rewrite Frontend/Parser/formula_rewrite.k:325
lola: rewrite Frontend/Parser/formula_rewrite.k:331
lola: rewrite Frontend/Parser/formula_rewrite.k:322
lola: rewrite Frontend/Parser/formula_rewrite.k:334
lola: rewrite Frontend/Parser/formula_rewrite.k:299
lola: rewrite Frontend/Parser/formula_rewrite.k:325
lola: rewrite Frontend/Parser/formula_rewrite.k:328
lola: rewrite Frontend/Parser/formula_rewrite.k:299
lola: RELEASE
lola: rewrite Frontend/Parser/formula_rewrite.k:325
lola: rewrite Frontend/Parser/formula_rewrite.k:337
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:553
lola: rewrite Frontend/Parser/formula_rewrite.k:553
lola: RELEASE
lola: rewrite Frontend/Parser/formula_rewrite.k:325
lola: rewrite Frontend/Parser/formula_rewrite.k:337
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:451
lola: rewrite Frontend/Parser/formula_rewrite.k:325
lola: rewrite Frontend/Parser/formula_rewrite.k:331
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: RELEASE
lola: rewrite Frontend/Parser/formula_rewrite.k:394
lola: rewrite Frontend/Parser/formula_rewrite.k:400
lola: rewrite Frontend/Parser/formula_rewrite.k:325
lola: rewrite Frontend/Parser/formula_rewrite.k:337
lola: rewrite Frontend/Parser/formula_rewrite.k:325
lola: rewrite Frontend/Parser/formula_rewrite.k:328
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:322
lola: rewrite Frontend/Parser/formula_rewrite.k:331
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: RELEASE
lola: rewrite Frontend/Parser/formula_rewrite.k:322
lola: rewrite Frontend/Parser/formula_rewrite.k:337
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:544
lola: rewrite Frontend/Parser/formula_rewrite.k:388
lola: RELEASE
lola: RELEASE
lola: Created skeleton in 0.000000 secs.
lola: Created skeleton in 0.000000 secs.
lola: Created skeleton in 0.000000 secs.
lola: Created skeleton in 0.000000 secs.
lola: Created skeleton in 0.000000 secs.
lola: Rule S: 0 transitions removed,0 places removed
lola: Created skeleton in 0.000000 secs.
lola: Created skeleton in 0.000000 secs.
lola: Created skeleton in 0.000000 secs.
lola: Created skeleton in 0.000000 secs.
lola: Created skeleton in 0.000000 secs.
lola: rewrite Frontend/Parser/formula_rewrite.k:808
lola: rewrite Frontend/Parser/formula_rewrite.k:807
lola: rewrite Frontend/Parser/formula_rewrite.k:813
lola: rewrite Frontend/Parser/formula_rewrite.k:813
lola: rewrite Frontend/Parser/formula_rewrite.k:808
lola: rewrite Frontend/Parser/formula_rewrite.k:806
lola: rewrite Frontend/Parser/formula_rewrite.k:809
lola: rewrite Frontend/Parser/formula_rewrite.k:808
lola: rewrite Frontend/Parser/formula_rewrite.k:809
lola: LAUNCH task # 4 (type EXCL) for 3 BART-COL-030-CTLFireability-01
lola: time limit : 128 sec
lola: memory limit: 32 pages
lola: rewrite Frontend/Parser/formula_rewrite.k:807
lola: rewrite Frontend/Parser/formula_rewrite.k:807
lola: rewrite Frontend/Parser/formula_rewrite.k:807
lola: rewrite Frontend/Parser/formula_rewrite.k:808
lola: rewrite Frontend/Parser/formula_rewrite.k:714
lola: rewrite Frontend/Parser/formula_rewrite.k:815
lola: rewrite Frontend/Parser/formula_rewrite.k:806
lola: rewrite Frontend/Parser/formula_rewrite.k:807
lola: rewrite Frontend/Parser/formula_rewrite.k:807
lola: rewrite Frontend/Parser/formula_rewrite.k:814
lola: rewrite Frontend/Parser/formula_rewrite.k:807
lola: rewrite Frontend/Parser/formula_rewrite.k:813
lola: rewrite Frontend/Parser/formula_rewrite.k:807
lola: rewrite Frontend/Parser/formula_rewrite.k:813
lola: rewrite Frontend/Parser/formula_rewrite.k:811
lola: rewrite Frontend/Parser/formula_rewrite.k:815
lola: rewrite Frontend/Parser/formula_rewrite.k:813
lola: rewrite Frontend/Parser/formula_rewrite.k:811
lola: rewrite Frontend/Parser/formula_rewrite.k:808
lola: rewrite Frontend/Parser/formula_rewrite.k:815
lola: rewrite Frontend/Parser/formula_rewrite.k:806
lola: rewrite Frontend/Parser/formula_rewrite.k:808
lola: rewrite Frontend/Parser/formula_rewrite.k:809
lola: rewrite Frontend/Parser/formula_rewrite.k:813
lola: rewrite Frontend/Parser/formula_rewrite.k:813
lola: rewrite Frontend/Parser/formula_rewrite.k:806
lola: rewrite Frontend/Parser/formula_rewrite.k:811
lola: rewrite Frontend/Parser/formula_rewrite.k:813
lola: rewrite Frontend/Parser/formula_rewrite.k:810
lola: rewrite Frontend/Parser/formula_rewrite.k:807
lola: rewrite Frontend/Parser/formula_rewrite.k:807
lola: rewrite Frontend/Parser/formula_rewrite.k:807
lola: rewrite Frontend/Parser/formula_rewrite.k:813
lola: Created skeleton in 0.000000 secs.
lola: rewrite Frontend/Parser/formula_rewrite.k:714
lola: Created skeleton in 0.000000 secs.
lola: Created skeleton in 0.000000 secs.
lola: Created skeleton in 0.000000 secs.
lola: rewrite Frontend/Parser/formula_rewrite.k:812
lola: rewrite Frontend/Parser/formula_rewrite.k:808
lola: rewrite Frontend/Parser/formula_rewrite.k:806
lola: rewrite Frontend/Parser/formula_rewrite.k:806
lola: rewrite Frontend/Parser/formula_rewrite.k:807
lola: rewrite Frontend/Parser/formula_rewrite.k:814
lola: rewrite Frontend/Parser/formula_rewrite.k:814
lola: rewrite Frontend/Parser/formula_rewrite.k:811
lola: rewrite Frontend/Parser/formula_rewrite.k:807
lola: rewrite Frontend/Parser/formula_rewrite.k:812
lola: Created skeleton in 0.000000 secs.
lola: rewrite Frontend/Parser/formula_rewrite.k:812
lola: rewrite Frontend/Parser/formula_rewrite.k:809
lola: rewrite Frontend/Parser/formula_rewrite.k:807
lola: rewrite Frontend/Parser/formula_rewrite.k:811
lola: rewrite Frontend/Parser/formula_rewrite.k:807
lola: rewrite Frontend/Parser/formula_rewrite.k:809
lola: rewrite Frontend/Parser/formula_rewrite.k:806
lola: rewrite Frontend/Parser/formula_rewrite.k:807
lola: rewrite Frontend/Parser/formula_rewrite.k:807
lola: Created skeleton in 0.000000 secs.
lola: rewrite Frontend/Parser/formula_rewrite.k:703
lola: Created skeleton in 0.000000 secs.
lola: Created skeleton in 0.000000 secs.
lola: rewrite Frontend/Parser/formula_rewrite.k:811
lola: rewrite Frontend/Parser/formula_rewrite.k:812
lola: rewrite Frontend/Parser/formula_rewrite.k:807
lola: rewrite Frontend/Parser/formula_rewrite.k:813
lola: rewrite Frontend/Parser/formula_rewrite.k:813
lola: Created skeleton in 0.000000 secs.
lola: rewrite Frontend/Parser/formula_rewrite.k:807
lola: rewrite Frontend/Parser/formula_rewrite.k:808
lola: rewrite Frontend/Parser/formula_rewrite.k:806
lola: rewrite Frontend/Parser/formula_rewrite.k:807
lola: rewrite Frontend/Parser/formula_rewrite.k:815
lola: rewrite Frontend/Parser/formula_rewrite.k:813
lola: rewrite Frontend/Parser/formula_rewrite.k:807
lola: rewrite Frontend/Parser/formula_rewrite.k:807
lola: rewrite Frontend/Parser/formula_rewrite.k:814
lola: rewrite Frontend/Parser/formula_rewrite.k:809
lola: rewrite Frontend/Parser/formula_rewrite.k:813
lola: rewrite Frontend/Parser/formula_rewrite.k:807
lola: rewrite Frontend/Parser/formula_rewrite.k:813
lola: rewrite Frontend/Parser/formula_rewrite.k:808
lola: rewrite Frontend/Parser/formula_rewrite.k:813
lola: rewrite Frontend/Parser/formula_rewrite.k:814
lola: rewrite Frontend/Parser/formula_rewrite.k:812
lola: rewrite Frontend/Parser/formula_rewrite.k:811
lola: rewrite Frontend/Parser/formula_rewrite.k:808
lola: rewrite Frontend/Parser/formula_rewrite.k:814
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
BART-COL-030-CTLFireability-00: EG 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-01: CTL 0 0 1 0 1 0 0 0
BART-COL-030-CTLFireability-02: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-03: EG 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-04: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-05: DISJ 0 3 0 0 3 0 0 0
BART-COL-030-CTLFireability-06: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-07: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-08: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-09: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-10: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-11: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-12: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-13: CONJ 0 2 0 0 2 0 0 0
BART-COL-030-CTLFireability-14: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-15: EXEF 0 1 0 0 1 0 0 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
4 CTL EXCL 5/189 6/32 BART-COL-030-CTLFireability-01 1062853 m, 212570 m/sec, 2593117 t fired, .
Time elapsed: 6 secs. Pages in use: 6
# running tasks: 1 of 4 Visible: 16
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
BART-COL-030-CTLFireability-00: EG 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-01: CTL 0 0 1 0 1 0 0 0
BART-COL-030-CTLFireability-02: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-03: EG 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-04: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-05: DISJ 0 3 0 0 3 0 0 0
BART-COL-030-CTLFireability-06: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-07: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-08: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-09: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-10: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-11: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-12: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-13: CONJ 0 2 0 0 2 0 0 0
BART-COL-030-CTLFireability-14: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-15: EXEF 0 1 0 0 1 0 0 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
4 CTL EXCL 10/189 10/32 BART-COL-030-CTLFireability-01 1916815 m, 170792 m/sec, 5030722 t fired, .
Time elapsed: 11 secs. Pages in use: 10
# running tasks: 1 of 4 Visible: 16
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
BART-COL-030-CTLFireability-00: EG 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-01: CTL 0 0 1 0 1 0 0 0
BART-COL-030-CTLFireability-02: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-03: EG 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-04: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-05: DISJ 0 3 0 0 3 0 0 0
BART-COL-030-CTLFireability-06: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-07: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-08: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-09: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-10: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-11: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-12: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-13: CONJ 0 2 0 0 2 0 0 0
BART-COL-030-CTLFireability-14: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-15: EXEF 0 1 0 0 1 0 0 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
4 CTL EXCL 15/189 13/32 BART-COL-030-CTLFireability-01 2740864 m, 164809 m/sec, 7389051 t fired, .
Time elapsed: 16 secs. Pages in use: 13
# running tasks: 1 of 4 Visible: 16
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
BART-COL-030-CTLFireability-00: EG 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-01: CTL 0 0 1 0 1 0 0 0
BART-COL-030-CTLFireability-02: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-03: EG 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-04: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-05: DISJ 0 3 0 0 3 0 0 0
BART-COL-030-CTLFireability-06: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-07: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-08: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-09: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-10: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-11: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-12: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-13: CONJ 0 2 0 0 2 0 0 0
BART-COL-030-CTLFireability-14: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-15: EXEF 0 1 0 0 1 0 0 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
4 CTL EXCL 20/189 17/32 BART-COL-030-CTLFireability-01 3486673 m, 149161 m/sec, 9552098 t fired, .
Time elapsed: 21 secs. Pages in use: 17
# running tasks: 1 of 4 Visible: 16
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
BART-COL-030-CTLFireability-00: EG 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-01: CTL 0 0 1 0 1 0 0 0
BART-COL-030-CTLFireability-02: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-03: EG 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-04: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-05: DISJ 0 3 0 0 3 0 0 0
BART-COL-030-CTLFireability-06: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-07: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-08: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-09: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-10: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-11: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-12: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-13: CONJ 0 2 0 0 2 0 0 0
BART-COL-030-CTLFireability-14: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-15: EXEF 0 1 0 0 1 0 0 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
4 CTL EXCL 25/189 21/32 BART-COL-030-CTLFireability-01 4307897 m, 164244 m/sec, 11888780 t fired, .
Time elapsed: 26 secs. Pages in use: 21
# running tasks: 1 of 4 Visible: 16
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
BART-COL-030-CTLFireability-00: EG 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-01: CTL 0 0 1 0 1 0 0 0
BART-COL-030-CTLFireability-02: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-03: EG 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-04: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-05: DISJ 0 3 0 0 3 0 0 0
BART-COL-030-CTLFireability-06: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-07: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-08: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-09: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-10: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-11: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-12: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-13: CONJ 0 2 0 0 2 0 0 0
BART-COL-030-CTLFireability-14: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-15: EXEF 0 1 0 0 1 0 0 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
4 CTL EXCL 30/189 25/32 BART-COL-030-CTLFireability-01 5145559 m, 167532 m/sec, 14281587 t fired, .
Time elapsed: 31 secs. Pages in use: 25
# running tasks: 1 of 4 Visible: 16
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
BART-COL-030-CTLFireability-00: EG 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-01: CTL 0 0 1 0 1 0 0 0
BART-COL-030-CTLFireability-02: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-03: EG 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-04: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-05: DISJ 0 3 0 0 3 0 0 0
BART-COL-030-CTLFireability-06: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-07: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-08: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-09: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-10: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-11: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-12: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-13: CONJ 0 2 0 0 2 0 0 0
BART-COL-030-CTLFireability-14: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-15: EXEF 0 1 0 0 1 0 0 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
4 CTL EXCL 35/189 28/32 BART-COL-030-CTLFireability-01 5898904 m, 150669 m/sec, 16480058 t fired, .
Time elapsed: 36 secs. Pages in use: 28
# running tasks: 1 of 4 Visible: 16
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
BART-COL-030-CTLFireability-00: EG 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-01: CTL 0 0 1 0 1 0 0 0
BART-COL-030-CTLFireability-02: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-03: EG 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-04: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-05: DISJ 0 3 0 0 3 0 0 0
BART-COL-030-CTLFireability-06: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-07: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-08: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-09: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-10: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-11: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-12: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-13: CONJ 0 2 0 0 2 0 0 0
BART-COL-030-CTLFireability-14: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-15: EXEF 0 1 0 0 1 0 0 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
4 CTL EXCL 40/189 32/32 BART-COL-030-CTLFireability-01 6759120 m, 172043 m/sec, 18921740 t fired, .
Time elapsed: 41 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 16
lola: CANCELED task # 4 (type EXCL) for BART-COL-030-CTLFireability-01 (memory limit exceeded)
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
BART-COL-030-CTLFireability-00: EG 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-01: CTL 0 0 0 0 1 0 1 0
BART-COL-030-CTLFireability-02: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-03: EG 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-04: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-05: DISJ 0 3 0 0 3 0 0 0
BART-COL-030-CTLFireability-06: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-07: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-08: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-09: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-10: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-11: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-12: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-13: CONJ 0 2 0 0 2 0 0 0
BART-COL-030-CTLFireability-14: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-15: EXEF 0 1 0 0 1 0 0 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
Time elapsed: 46 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 16
lola: LAUNCH task # 58 (type EXCL) for 57 BART-COL-030-CTLFireability-15
lola: time limit : 197 sec
lola: memory limit: 32 pages
lola: FINISHED task # 58 (type EXCL) for BART-COL-030-CTLFireability-15
lola: result : true
lola: markings : 31
lola: fired transitions : 30
lola: time used : 0.000000
lola: memory pages used : 1
lola: LAUNCH task # 55 (type EXCL) for 54 BART-COL-030-CTLFireability-14
lola: time limit : 209 sec
lola: memory limit: 32 pages
lola: FINISHED task # 55 (type EXCL) for BART-COL-030-CTLFireability-14
lola: result : false
lola: markings : 31
lola: fired transitions : 31
lola: time used : 0.000000
lola: memory pages used : 1
lola: LAUNCH task # 52 (type EXCL) for 47 BART-COL-030-CTLFireability-13
lola: time limit : 222 sec
lola: memory limit: 32 pages
lola: FINISHED task # 52 (type EXCL) for BART-COL-030-CTLFireability-13
lola: result : false
lola: markings : 1592
lola: fired transitions : 1842
lola: time used : 0.000000
lola: memory pages used : 1
lola: LAUNCH task # 42 (type EXCL) for 41 BART-COL-030-CTLFireability-11
lola: time limit : 253 sec
lola: memory limit: 32 pages
lola: FINISHED task # 42 (type EXCL) for BART-COL-030-CTLFireability-11
lola: result : true
lola: markings : 29
lola: fired transitions : 28
lola: time used : 0.000000
lola: memory pages used : 1
lola: LAUNCH task # 39 (type EXCL) for 38 BART-COL-030-CTLFireability-10
lola: time limit : 273 sec
lola: memory limit: 32 pages
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
BART-COL-030-CTLFireability-11: CTL true CTL model checker
BART-COL-030-CTLFireability-13: CONJ false CTL model checker
BART-COL-030-CTLFireability-14: CTL false CTL model checker
BART-COL-030-CTLFireability-15: EXEF true state space /EXEF
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
BART-COL-030-CTLFireability-00: EG 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-01: CTL 0 0 0 0 1 0 1 0
BART-COL-030-CTLFireability-02: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-03: EG 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-04: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-05: DISJ 0 3 0 0 3 0 0 0
BART-COL-030-CTLFireability-06: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-07: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-08: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-09: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-10: CTL 0 0 1 0 1 0 0 0
BART-COL-030-CTLFireability-12: CTL 0 1 0 0 1 0 0 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
39 CTL EXCL 5/273 8/32 BART-COL-030-CTLFireability-10 1396652 m, 279330 m/sec, 3468622 t fired, .
Time elapsed: 51 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 16
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
BART-COL-030-CTLFireability-11: CTL true CTL model checker
BART-COL-030-CTLFireability-13: CONJ false CTL model checker
BART-COL-030-CTLFireability-14: CTL false CTL model checker
BART-COL-030-CTLFireability-15: EXEF true state space /EXEF
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
BART-COL-030-CTLFireability-00: EG 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-01: CTL 0 0 0 0 1 0 1 0
BART-COL-030-CTLFireability-02: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-03: EG 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-04: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-05: DISJ 0 3 0 0 3 0 0 0
BART-COL-030-CTLFireability-06: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-07: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-08: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-09: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-10: CTL 0 0 1 0 1 0 0 0
BART-COL-030-CTLFireability-12: CTL 0 1 0 0 1 0 0 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
39 CTL EXCL 10/273 15/32 BART-COL-030-CTLFireability-10 2562335 m, 233136 m/sec, 6879580 t fired, .
Time elapsed: 56 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 16
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
BART-COL-030-CTLFireability-11: CTL true CTL model checker
BART-COL-030-CTLFireability-13: CONJ false CTL model checker
BART-COL-030-CTLFireability-14: CTL false CTL model checker
BART-COL-030-CTLFireability-15: EXEF true state space /EXEF
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
BART-COL-030-CTLFireability-00: EG 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-01: CTL 0 0 0 0 1 0 1 0
BART-COL-030-CTLFireability-02: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-03: EG 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-04: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-05: DISJ 0 3 0 0 3 0 0 0
BART-COL-030-CTLFireability-06: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-07: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-08: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-09: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-10: CTL 0 0 1 0 1 0 0 0
BART-COL-030-CTLFireability-12: CTL 0 1 0 0 1 0 0 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
39 CTL EXCL 15/273 20/32 BART-COL-030-CTLFireability-10 3640193 m, 215571 m/sec, 10060668 t fired, .
Time elapsed: 61 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 16
lola: FINISHED task # 39 (type EXCL) for BART-COL-030-CTLFireability-10
lola: result : true
lola: markings : 3669032
lola: fired transitions : 10146566
lola: time used : 16.000000
lola: memory pages used : 20
lola: LAUNCH task # 36 (type EXCL) for 35 BART-COL-030-CTLFireability-09
lola: time limit : 294 sec
lola: memory limit: 32 pages
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
BART-COL-030-CTLFireability-10: CTL true CTL model checker
BART-COL-030-CTLFireability-11: CTL true CTL model checker
BART-COL-030-CTLFireability-13: CONJ false CTL model checker
BART-COL-030-CTLFireability-14: CTL false CTL model checker
BART-COL-030-CTLFireability-15: EXEF true state space /EXEF
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
BART-COL-030-CTLFireability-00: EG 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-01: CTL 0 0 0 0 1 0 1 0
BART-COL-030-CTLFireability-02: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-03: EG 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-04: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-05: DISJ 0 3 0 0 3 0 0 0
BART-COL-030-CTLFireability-06: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-07: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-08: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-09: CTL 0 0 1 0 1 0 0 0
BART-COL-030-CTLFireability-12: CTL 0 1 0 0 1 0 0 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
36 CTL EXCL 4/294 11/32 BART-COL-030-CTLFireability-09 2026729 m, 405345 m/sec, 4265672 t fired, .
Time elapsed: 66 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 16
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
BART-COL-030-CTLFireability-10: CTL true CTL model checker
BART-COL-030-CTLFireability-11: CTL true CTL model checker
BART-COL-030-CTLFireability-13: CONJ false CTL model checker
BART-COL-030-CTLFireability-14: CTL false CTL model checker
BART-COL-030-CTLFireability-15: EXEF true state space /EXEF
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
BART-COL-030-CTLFireability-00: EG 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-01: CTL 0 0 0 0 1 0 1 0
BART-COL-030-CTLFireability-02: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-03: EG 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-04: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-05: DISJ 0 3 0 0 3 0 0 0
BART-COL-030-CTLFireability-06: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-07: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-08: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-09: CTL 0 0 1 0 1 0 0 0
BART-COL-030-CTLFireability-12: CTL 0 1 0 0 1 0 0 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
36 CTL EXCL 9/294 21/32 BART-COL-030-CTLFireability-09 4092822 m, 413218 m/sec, 8624238 t fired, .
Time elapsed: 71 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 16
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
BART-COL-030-CTLFireability-10: CTL true CTL model checker
BART-COL-030-CTLFireability-11: CTL true CTL model checker
BART-COL-030-CTLFireability-13: CONJ false CTL model checker
BART-COL-030-CTLFireability-14: CTL false CTL model checker
BART-COL-030-CTLFireability-15: EXEF true state space /EXEF
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
BART-COL-030-CTLFireability-00: EG 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-01: CTL 0 0 0 0 1 0 1 0
BART-COL-030-CTLFireability-02: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-03: EG 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-04: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-05: DISJ 0 3 0 0 3 0 0 0
BART-COL-030-CTLFireability-06: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-07: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-08: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-09: CTL 0 0 1 0 1 0 0 0
BART-COL-030-CTLFireability-12: CTL 0 1 0 0 1 0 0 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
36 CTL EXCL 14/294 32/32 BART-COL-030-CTLFireability-09 6134026 m, 408240 m/sec, 12939135 t fired, .
Time elapsed: 76 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 16
lola: CANCELED task # 36 (type EXCL) for BART-COL-030-CTLFireability-09 (memory limit exceeded)
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
BART-COL-030-CTLFireability-10: CTL true CTL model checker
BART-COL-030-CTLFireability-11: CTL true CTL model checker
BART-COL-030-CTLFireability-13: CONJ false CTL model checker
BART-COL-030-CTLFireability-14: CTL false CTL model checker
BART-COL-030-CTLFireability-15: EXEF true state space /EXEF
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
BART-COL-030-CTLFireability-00: EG 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-01: CTL 0 0 0 0 1 0 1 0
BART-COL-030-CTLFireability-02: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-03: EG 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-04: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-05: DISJ 0 3 0 0 3 0 0 0
BART-COL-030-CTLFireability-06: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-07: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-08: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-09: CTL 0 0 0 0 1 0 1 0
BART-COL-030-CTLFireability-12: CTL 0 1 0 0 1 0 0 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
Time elapsed: 81 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 16
lola: LAUNCH task # 33 (type EXCL) for 32 BART-COL-030-CTLFireability-08
lola: time limit : 319 sec
lola: memory limit: 32 pages
lola: FINISHED task # 33 (type EXCL) for BART-COL-030-CTLFireability-08
lola: result : false
lola: markings : 79
lola: fired transitions : 80
lola: time used : 0.000000
lola: memory pages used : 1
lola: LAUNCH task # 30 (type EXCL) for 29 BART-COL-030-CTLFireability-07
lola: time limit : 351 sec
lola: memory limit: 32 pages
lola: FINISHED task # 30 (type EXCL) for BART-COL-030-CTLFireability-07
lola: result : false
lola: markings : 2559
lola: fired transitions : 9161
lola: time used : 0.000000
lola: memory pages used : 1
lola: LAUNCH task # 27 (type EXCL) for 26 BART-COL-030-CTLFireability-06
lola: time limit : 391 sec
lola: memory limit: 32 pages
lola: FINISHED task # 27 (type EXCL) for BART-COL-030-CTLFireability-06
lola: result : true
lola: markings : 2587
lola: fired transitions : 4342
lola: time used : 0.000000
lola: memory pages used : 1
lola: LAUNCH task # 24 (type EXCL) for 15 BART-COL-030-CTLFireability-05
lola: time limit : 439 sec
lola: memory limit: 32 pages
lola: FINISHED task # 24 (type EXCL) for BART-COL-030-CTLFireability-05
lola: result : true
lola: markings : 529
lola: fired transitions : 699
lola: time used : 0.000000
lola: memory pages used : 1
lola: LAUNCH task # 22 (type EXCL) for 15 BART-COL-030-CTLFireability-05
lola: time limit : 502 sec
lola: memory limit: 32 pages
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
BART-COL-030-CTLFireability-06: CTL true CTL model checker
BART-COL-030-CTLFireability-07: CTL false CTL model checker
BART-COL-030-CTLFireability-08: CTL false CTL model checker
BART-COL-030-CTLFireability-10: CTL true CTL model checker
BART-COL-030-CTLFireability-11: CTL true CTL model checker
BART-COL-030-CTLFireability-13: CONJ false CTL model checker
BART-COL-030-CTLFireability-14: CTL false CTL model checker
BART-COL-030-CTLFireability-15: EXEF true state space /EXEF
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
BART-COL-030-CTLFireability-00: EG 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-01: CTL 0 0 0 0 1 0 1 0
BART-COL-030-CTLFireability-02: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-03: EG 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-04: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-05: DISJ 0 1 1 0 4 0 0 0
BART-COL-030-CTLFireability-09: CTL 0 0 0 0 1 0 1 0
BART-COL-030-CTLFireability-12: CTL 0 1 0 0 1 0 0 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
22 CTL EXCL 5/502 5/32 BART-COL-030-CTLFireability-05 829667 m, 165933 m/sec, 2031554 t fired, .
Time elapsed: 86 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 16
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
BART-COL-030-CTLFireability-06: CTL true CTL model checker
BART-COL-030-CTLFireability-07: CTL false CTL model checker
BART-COL-030-CTLFireability-08: CTL false CTL model checker
BART-COL-030-CTLFireability-10: CTL true CTL model checker
BART-COL-030-CTLFireability-11: CTL true CTL model checker
BART-COL-030-CTLFireability-13: CONJ false CTL model checker
BART-COL-030-CTLFireability-14: CTL false CTL model checker
BART-COL-030-CTLFireability-15: EXEF true state space /EXEF
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
BART-COL-030-CTLFireability-00: EG 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-01: CTL 0 0 0 0 1 0 1 0
BART-COL-030-CTLFireability-02: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-03: EG 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-04: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-05: DISJ 0 1 1 0 4 0 0 0
BART-COL-030-CTLFireability-09: CTL 0 0 0 0 1 0 1 0
BART-COL-030-CTLFireability-12: CTL 0 1 0 0 1 0 0 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
22 CTL EXCL 10/502 9/32 BART-COL-030-CTLFireability-05 1596753 m, 153417 m/sec, 4010938 t fired, .
Time elapsed: 91 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 16
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
BART-COL-030-CTLFireability-06: CTL true CTL model checker
BART-COL-030-CTLFireability-07: CTL false CTL model checker
BART-COL-030-CTLFireability-08: CTL false CTL model checker
BART-COL-030-CTLFireability-10: CTL true CTL model checker
BART-COL-030-CTLFireability-11: CTL true CTL model checker
BART-COL-030-CTLFireability-13: CONJ false CTL model checker
BART-COL-030-CTLFireability-14: CTL false CTL model checker
BART-COL-030-CTLFireability-15: EXEF true state space /EXEF
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
BART-COL-030-CTLFireability-00: EG 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-01: CTL 0 0 0 0 1 0 1 0
BART-COL-030-CTLFireability-02: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-03: EG 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-04: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-05: DISJ 0 1 1 0 4 0 0 0
BART-COL-030-CTLFireability-09: CTL 0 0 0 0 1 0 1 0
BART-COL-030-CTLFireability-12: CTL 0 1 0 0 1 0 0 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
22 CTL EXCL 15/502 13/32 BART-COL-030-CTLFireability-05 2215309 m, 123711 m/sec, 5867074 t fired, .
Time elapsed: 96 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 16
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
BART-COL-030-CTLFireability-06: CTL true CTL model checker
BART-COL-030-CTLFireability-07: CTL false CTL model checker
BART-COL-030-CTLFireability-08: CTL false CTL model checker
BART-COL-030-CTLFireability-10: CTL true CTL model checker
BART-COL-030-CTLFireability-11: CTL true CTL model checker
BART-COL-030-CTLFireability-13: CONJ false CTL model checker
BART-COL-030-CTLFireability-14: CTL false CTL model checker
BART-COL-030-CTLFireability-15: EXEF true state space /EXEF
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
BART-COL-030-CTLFireability-00: EG 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-01: CTL 0 0 0 0 1 0 1 0
BART-COL-030-CTLFireability-02: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-03: EG 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-04: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-05: DISJ 0 1 1 0 4 0 0 0
BART-COL-030-CTLFireability-09: CTL 0 0 0 0 1 0 1 0
BART-COL-030-CTLFireability-12: CTL 0 1 0 0 1 0 0 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
22 CTL EXCL 20/502 16/32 BART-COL-030-CTLFireability-05 2861420 m, 129222 m/sec, 7721274 t fired, .
Time elapsed: 101 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 16
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
BART-COL-030-CTLFireability-06: CTL true CTL model checker
BART-COL-030-CTLFireability-07: CTL false CTL model checker
BART-COL-030-CTLFireability-08: CTL false CTL model checker
BART-COL-030-CTLFireability-10: CTL true CTL model checker
BART-COL-030-CTLFireability-11: CTL true CTL model checker
BART-COL-030-CTLFireability-13: CONJ false CTL model checker
BART-COL-030-CTLFireability-14: CTL false CTL model checker
BART-COL-030-CTLFireability-15: EXEF true state space /EXEF
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
BART-COL-030-CTLFireability-00: EG 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-01: CTL 0 0 0 0 1 0 1 0
BART-COL-030-CTLFireability-02: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-03: EG 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-04: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-05: DISJ 0 1 1 0 4 0 0 0
BART-COL-030-CTLFireability-09: CTL 0 0 0 0 1 0 1 0
BART-COL-030-CTLFireability-12: CTL 0 1 0 0 1 0 0 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
22 CTL EXCL 25/502 19/32 BART-COL-030-CTLFireability-05 3427457 m, 113207 m/sec, 9421650 t fired, .
Time elapsed: 106 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 16
lola: FINISHED task # 22 (type EXCL) for BART-COL-030-CTLFireability-05
lola: result : true
lola: markings : 3667634
lola: fired transitions : 10142830
lola: time used : 27.000000
lola: memory pages used : 20
lola: LAUNCH task # 13 (type EXCL) for 12 BART-COL-030-CTLFireability-04
lola: time limit : 698 sec
lola: memory limit: 32 pages
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
BART-COL-030-CTLFireability-05: DISJ true DISJ
BART-COL-030-CTLFireability-06: CTL true CTL model checker
BART-COL-030-CTLFireability-07: CTL false CTL model checker
BART-COL-030-CTLFireability-08: CTL false CTL model checker
BART-COL-030-CTLFireability-10: CTL true CTL model checker
BART-COL-030-CTLFireability-11: CTL true CTL model checker
BART-COL-030-CTLFireability-13: CONJ false CTL model checker
BART-COL-030-CTLFireability-14: CTL false CTL model checker
BART-COL-030-CTLFireability-15: EXEF true state space /EXEF
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
BART-COL-030-CTLFireability-00: EG 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-01: CTL 0 0 0 0 1 0 1 0
BART-COL-030-CTLFireability-02: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-03: EG 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-04: CTL 0 0 1 0 1 0 0 0
BART-COL-030-CTLFireability-09: CTL 0 0 0 0 1 0 1 0
BART-COL-030-CTLFireability-12: CTL 0 1 0 0 1 0 0 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
13 CTL EXCL 3/698 4/32 BART-COL-030-CTLFireability-04 794726 m, 158945 m/sec, 2280072 t fired, .
Time elapsed: 111 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 16
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
BART-COL-030-CTLFireability-05: DISJ true DISJ
BART-COL-030-CTLFireability-06: CTL true CTL model checker
BART-COL-030-CTLFireability-07: CTL false CTL model checker
BART-COL-030-CTLFireability-08: CTL false CTL model checker
BART-COL-030-CTLFireability-10: CTL true CTL model checker
BART-COL-030-CTLFireability-11: CTL true CTL model checker
BART-COL-030-CTLFireability-13: CONJ false CTL model checker
BART-COL-030-CTLFireability-14: CTL false CTL model checker
BART-COL-030-CTLFireability-15: EXEF true state space /EXEF
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
BART-COL-030-CTLFireability-00: EG 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-01: CTL 0 0 0 0 1 0 1 0
BART-COL-030-CTLFireability-02: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-03: EG 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-04: CTL 0 0 1 0 1 0 0 0
BART-COL-030-CTLFireability-09: CTL 0 0 0 0 1 0 1 0
BART-COL-030-CTLFireability-12: CTL 0 1 0 0 1 0 0 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
13 CTL EXCL 8/698 10/32 BART-COL-030-CTLFireability-04 1971308 m, 235316 m/sec, 6163424 t fired, .
Time elapsed: 116 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 16
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
BART-COL-030-CTLFireability-05: DISJ true DISJ
BART-COL-030-CTLFireability-06: CTL true CTL model checker
BART-COL-030-CTLFireability-07: CTL false CTL model checker
BART-COL-030-CTLFireability-08: CTL false CTL model checker
BART-COL-030-CTLFireability-10: CTL true CTL model checker
BART-COL-030-CTLFireability-11: CTL true CTL model checker
BART-COL-030-CTLFireability-13: CONJ false CTL model checker
BART-COL-030-CTLFireability-14: CTL false CTL model checker
BART-COL-030-CTLFireability-15: EXEF true state space /EXEF
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
BART-COL-030-CTLFireability-00: EG 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-01: CTL 0 0 0 0 1 0 1 0
BART-COL-030-CTLFireability-02: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-03: EG 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-04: CTL 0 0 1 0 1 0 0 0
BART-COL-030-CTLFireability-09: CTL 0 0 0 0 1 0 1 0
BART-COL-030-CTLFireability-12: CTL 0 1 0 0 1 0 0 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
13 CTL EXCL 13/698 15/32 BART-COL-030-CTLFireability-04 3151699 m, 236078 m/sec, 10028973 t fired, .
Time elapsed: 121 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 16
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
BART-COL-030-CTLFireability-05: DISJ true DISJ
BART-COL-030-CTLFireability-06: CTL true CTL model checker
BART-COL-030-CTLFireability-07: CTL false CTL model checker
BART-COL-030-CTLFireability-08: CTL false CTL model checker
BART-COL-030-CTLFireability-10: CTL true CTL model checker
BART-COL-030-CTLFireability-11: CTL true CTL model checker
BART-COL-030-CTLFireability-13: CONJ false CTL model checker
BART-COL-030-CTLFireability-14: CTL false CTL model checker
BART-COL-030-CTLFireability-15: EXEF true state space /EXEF
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
BART-COL-030-CTLFireability-00: EG 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-01: CTL 0 0 0 0 1 0 1 0
BART-COL-030-CTLFireability-02: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-03: EG 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-04: CTL 0 0 1 0 1 0 0 0
BART-COL-030-CTLFireability-09: CTL 0 0 0 0 1 0 1 0
BART-COL-030-CTLFireability-12: CTL 0 1 0 0 1 0 0 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
13 CTL EXCL 18/698 21/32 BART-COL-030-CTLFireability-04 4303747 m, 230409 m/sec, 13878020 t fired, .
Time elapsed: 126 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 16
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
BART-COL-030-CTLFireability-05: DISJ true DISJ
BART-COL-030-CTLFireability-06: CTL true CTL model checker
BART-COL-030-CTLFireability-07: CTL false CTL model checker
BART-COL-030-CTLFireability-08: CTL false CTL model checker
BART-COL-030-CTLFireability-10: CTL true CTL model checker
BART-COL-030-CTLFireability-11: CTL true CTL model checker
BART-COL-030-CTLFireability-13: CONJ false CTL model checker
BART-COL-030-CTLFireability-14: CTL false CTL model checker
BART-COL-030-CTLFireability-15: EXEF true state space /EXEF
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
BART-COL-030-CTLFireability-00: EG 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-01: CTL 0 0 0 0 1 0 1 0
BART-COL-030-CTLFireability-02: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-03: EG 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-04: CTL 0 0 1 0 1 0 0 0
BART-COL-030-CTLFireability-09: CTL 0 0 0 0 1 0 1 0
BART-COL-030-CTLFireability-12: CTL 0 1 0 0 1 0 0 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
13 CTL EXCL 23/698 26/32 BART-COL-030-CTLFireability-04 5321185 m, 203487 m/sec, 17777943 t fired, .
Time elapsed: 131 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 16
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
BART-COL-030-CTLFireability-05: DISJ true DISJ
BART-COL-030-CTLFireability-06: CTL true CTL model checker
BART-COL-030-CTLFireability-07: CTL false CTL model checker
BART-COL-030-CTLFireability-08: CTL false CTL model checker
BART-COL-030-CTLFireability-10: CTL true CTL model checker
BART-COL-030-CTLFireability-11: CTL true CTL model checker
BART-COL-030-CTLFireability-13: CONJ false CTL model checker
BART-COL-030-CTLFireability-14: CTL false CTL model checker
BART-COL-030-CTLFireability-15: EXEF true state space /EXEF
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
BART-COL-030-CTLFireability-00: EG 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-01: CTL 0 0 0 0 1 0 1 0
BART-COL-030-CTLFireability-02: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-03: EG 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-04: CTL 0 0 1 0 1 0 0 0
BART-COL-030-CTLFireability-09: CTL 0 0 0 0 1 0 1 0
BART-COL-030-CTLFireability-12: CTL 0 1 0 0 1 0 0 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
13 CTL EXCL 28/698 31/32 BART-COL-030-CTLFireability-04 6344296 m, 204622 m/sec, 21674967 t fired, .
Time elapsed: 136 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 16
lola: CANCELED task # 13 (type EXCL) for BART-COL-030-CTLFireability-04 (memory limit exceeded)
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
BART-COL-030-CTLFireability-05: DISJ true DISJ
BART-COL-030-CTLFireability-06: CTL true CTL model checker
BART-COL-030-CTLFireability-07: CTL false CTL model checker
BART-COL-030-CTLFireability-08: CTL false CTL model checker
BART-COL-030-CTLFireability-10: CTL true CTL model checker
BART-COL-030-CTLFireability-11: CTL true CTL model checker
BART-COL-030-CTLFireability-13: CONJ false CTL model checker
BART-COL-030-CTLFireability-14: CTL false CTL model checker
BART-COL-030-CTLFireability-15: EXEF true state space /EXEF
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
BART-COL-030-CTLFireability-00: EG 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-01: CTL 0 0 0 0 1 0 1 0
BART-COL-030-CTLFireability-02: CTL 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-03: EG 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-04: CTL 0 0 0 0 1 0 1 0
BART-COL-030-CTLFireability-09: CTL 0 0 0 0 1 0 1 0
BART-COL-030-CTLFireability-12: CTL 0 1 0 0 1 0 0 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
Time elapsed: 141 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 16
lola: LAUNCH task # 7 (type EXCL) for 6 BART-COL-030-CTLFireability-02
lola: time limit : 864 sec
lola: memory limit: 32 pages
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
BART-COL-030-CTLFireability-05: DISJ true DISJ
BART-COL-030-CTLFireability-06: CTL true CTL model checker
BART-COL-030-CTLFireability-07: CTL false CTL model checker
BART-COL-030-CTLFireability-08: CTL false CTL model checker
BART-COL-030-CTLFireability-10: CTL true CTL model checker
BART-COL-030-CTLFireability-11: CTL true CTL model checker
BART-COL-030-CTLFireability-13: CONJ false CTL model checker
BART-COL-030-CTLFireability-14: CTL false CTL model checker
BART-COL-030-CTLFireability-15: EXEF true state space /EXEF
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
BART-COL-030-CTLFireability-00: EG 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-01: CTL 0 0 0 0 1 0 1 0
BART-COL-030-CTLFireability-02: CTL 0 0 1 0 1 0 0 0
BART-COL-030-CTLFireability-03: EG 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-04: CTL 0 0 0 0 1 0 1 0
BART-COL-030-CTLFireability-09: CTL 0 0 0 0 1 0 1 0
BART-COL-030-CTLFireability-12: CTL 0 1 0 0 1 0 0 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
7 CTL EXCL 6/864 5/32 BART-COL-030-CTLFireability-02 990684 m, 198136 m/sec, 2392194 t fired, .
Time elapsed: 147 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 16
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
BART-COL-030-CTLFireability-05: DISJ true DISJ
BART-COL-030-CTLFireability-06: CTL true CTL model checker
BART-COL-030-CTLFireability-07: CTL false CTL model checker
BART-COL-030-CTLFireability-08: CTL false CTL model checker
BART-COL-030-CTLFireability-10: CTL true CTL model checker
BART-COL-030-CTLFireability-11: CTL true CTL model checker
BART-COL-030-CTLFireability-13: CONJ false CTL model checker
BART-COL-030-CTLFireability-14: CTL false CTL model checker
BART-COL-030-CTLFireability-15: EXEF true state space /EXEF
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
BART-COL-030-CTLFireability-00: EG 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-01: CTL 0 0 0 0 1 0 1 0
BART-COL-030-CTLFireability-02: CTL 0 0 1 0 1 0 0 0
BART-COL-030-CTLFireability-03: EG 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-04: CTL 0 0 0 0 1 0 1 0
BART-COL-030-CTLFireability-09: CTL 0 0 0 0 1 0 1 0
BART-COL-030-CTLFireability-12: CTL 0 1 0 0 1 0 0 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
7 CTL EXCL 11/864 9/32 BART-COL-030-CTLFireability-02 1780961 m, 158055 m/sec, 4645533 t fired, .
Time elapsed: 152 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 16
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
BART-COL-030-CTLFireability-05: DISJ true DISJ
BART-COL-030-CTLFireability-06: CTL true CTL model checker
BART-COL-030-CTLFireability-07: CTL false CTL model checker
BART-COL-030-CTLFireability-08: CTL false CTL model checker
BART-COL-030-CTLFireability-10: CTL true CTL model checker
BART-COL-030-CTLFireability-11: CTL true CTL model checker
BART-COL-030-CTLFireability-13: CONJ false CTL model checker
BART-COL-030-CTLFireability-14: CTL false CTL model checker
BART-COL-030-CTLFireability-15: EXEF true state space /EXEF
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
BART-COL-030-CTLFireability-00: EG 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-01: CTL 0 0 0 0 1 0 1 0
BART-COL-030-CTLFireability-02: CTL 0 0 1 0 1 0 0 0
BART-COL-030-CTLFireability-03: EG 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-04: CTL 0 0 0 0 1 0 1 0
BART-COL-030-CTLFireability-09: CTL 0 0 0 0 1 0 1 0
BART-COL-030-CTLFireability-12: CTL 0 1 0 0 1 0 0 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
7 CTL EXCL 16/864 13/32 BART-COL-030-CTLFireability-02 2539151 m, 151638 m/sec, 6809904 t fired, .
Time elapsed: 157 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 16
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
BART-COL-030-CTLFireability-05: DISJ true DISJ
BART-COL-030-CTLFireability-06: CTL true CTL model checker
BART-COL-030-CTLFireability-07: CTL false CTL model checker
BART-COL-030-CTLFireability-08: CTL false CTL model checker
BART-COL-030-CTLFireability-10: CTL true CTL model checker
BART-COL-030-CTLFireability-11: CTL true CTL model checker
BART-COL-030-CTLFireability-13: CONJ false CTL model checker
BART-COL-030-CTLFireability-14: CTL false CTL model checker
BART-COL-030-CTLFireability-15: EXEF true state space /EXEF
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
BART-COL-030-CTLFireability-00: EG 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-01: CTL 0 0 0 0 1 0 1 0
BART-COL-030-CTLFireability-02: CTL 0 0 1 0 1 0 0 0
BART-COL-030-CTLFireability-03: EG 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-04: CTL 0 0 0 0 1 0 1 0
BART-COL-030-CTLFireability-09: CTL 0 0 0 0 1 0 1 0
BART-COL-030-CTLFireability-12: CTL 0 1 0 0 1 0 0 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
7 CTL EXCL 21/864 16/32 BART-COL-030-CTLFireability-02 3274487 m, 147067 m/sec, 8909336 t fired, .
Time elapsed: 162 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 16
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
BART-COL-030-CTLFireability-05: DISJ true DISJ
BART-COL-030-CTLFireability-06: CTL true CTL model checker
BART-COL-030-CTLFireability-07: CTL false CTL model checker
BART-COL-030-CTLFireability-08: CTL false CTL model checker
BART-COL-030-CTLFireability-10: CTL true CTL model checker
BART-COL-030-CTLFireability-11: CTL true CTL model checker
BART-COL-030-CTLFireability-13: CONJ false CTL model checker
BART-COL-030-CTLFireability-14: CTL false CTL model checker
BART-COL-030-CTLFireability-15: EXEF true state space /EXEF
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
BART-COL-030-CTLFireability-00: EG 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-01: CTL 0 0 0 0 1 0 1 0
BART-COL-030-CTLFireability-02: CTL 0 0 1 0 1 0 0 0
BART-COL-030-CTLFireability-03: EG 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-04: CTL 0 0 0 0 1 0 1 0
BART-COL-030-CTLFireability-09: CTL 0 0 0 0 1 0 1 0
BART-COL-030-CTLFireability-12: CTL 0 1 0 0 1 0 0 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
7 CTL EXCL 26/864 19/32 BART-COL-030-CTLFireability-02 3950933 m, 135289 m/sec, 10855038 t fired, .
Time elapsed: 167 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 16
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
BART-COL-030-CTLFireability-05: DISJ true DISJ
BART-COL-030-CTLFireability-06: CTL true CTL model checker
BART-COL-030-CTLFireability-07: CTL false CTL model checker
BART-COL-030-CTLFireability-08: CTL false CTL model checker
BART-COL-030-CTLFireability-10: CTL true CTL model checker
BART-COL-030-CTLFireability-11: CTL true CTL model checker
BART-COL-030-CTLFireability-13: CONJ false CTL model checker
BART-COL-030-CTLFireability-14: CTL false CTL model checker
BART-COL-030-CTLFireability-15: EXEF true state space /EXEF
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
BART-COL-030-CTLFireability-00: EG 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-01: CTL 0 0 0 0 1 0 1 0
BART-COL-030-CTLFireability-02: CTL 0 0 1 0 1 0 0 0
BART-COL-030-CTLFireability-03: EG 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-04: CTL 0 0 0 0 1 0 1 0
BART-COL-030-CTLFireability-09: CTL 0 0 0 0 1 0 1 0
BART-COL-030-CTLFireability-12: CTL 0 1 0 0 1 0 0 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
7 CTL EXCL 31/864 22/32 BART-COL-030-CTLFireability-02 4707369 m, 151287 m/sec, 13043738 t fired, .
Time elapsed: 172 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 16
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
BART-COL-030-CTLFireability-05: DISJ true DISJ
BART-COL-030-CTLFireability-06: CTL true CTL model checker
BART-COL-030-CTLFireability-07: CTL false CTL model checker
BART-COL-030-CTLFireability-08: CTL false CTL model checker
BART-COL-030-CTLFireability-10: CTL true CTL model checker
BART-COL-030-CTLFireability-11: CTL true CTL model checker
BART-COL-030-CTLFireability-13: CONJ false CTL model checker
BART-COL-030-CTLFireability-14: CTL false CTL model checker
BART-COL-030-CTLFireability-15: EXEF true state space /EXEF
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
BART-COL-030-CTLFireability-00: EG 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-01: CTL 0 0 0 0 1 0 1 0
BART-COL-030-CTLFireability-02: CTL 0 0 1 0 1 0 0 0
BART-COL-030-CTLFireability-03: EG 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-04: CTL 0 0 0 0 1 0 1 0
BART-COL-030-CTLFireability-09: CTL 0 0 0 0 1 0 1 0
BART-COL-030-CTLFireability-12: CTL 0 1 0 0 1 0 0 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
7 CTL EXCL 36/864 26/32 BART-COL-030-CTLFireability-02 5436995 m, 145925 m/sec, 15136885 t fired, .
Time elapsed: 177 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 16
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
BART-COL-030-CTLFireability-05: DISJ true DISJ
BART-COL-030-CTLFireability-06: CTL true CTL model checker
BART-COL-030-CTLFireability-07: CTL false CTL model checker
BART-COL-030-CTLFireability-08: CTL false CTL model checker
BART-COL-030-CTLFireability-10: CTL true CTL model checker
BART-COL-030-CTLFireability-11: CTL true CTL model checker
BART-COL-030-CTLFireability-13: CONJ false CTL model checker
BART-COL-030-CTLFireability-14: CTL false CTL model checker
BART-COL-030-CTLFireability-15: EXEF true state space /EXEF
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
BART-COL-030-CTLFireability-00: EG 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-01: CTL 0 0 0 0 1 0 1 0
BART-COL-030-CTLFireability-02: CTL 0 0 1 0 1 0 0 0
BART-COL-030-CTLFireability-03: EG 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-04: CTL 0 0 0 0 1 0 1 0
BART-COL-030-CTLFireability-09: CTL 0 0 0 0 1 0 1 0
BART-COL-030-CTLFireability-12: CTL 0 1 0 0 1 0 0 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
7 CTL EXCL 41/864 30/32 BART-COL-030-CTLFireability-02 6230140 m, 158629 m/sec, 17398253 t fired, .
Time elapsed: 182 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 16
lola: CANCELED task # 7 (type EXCL) for BART-COL-030-CTLFireability-02 (memory limit exceeded)
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
BART-COL-030-CTLFireability-05: DISJ true DISJ
BART-COL-030-CTLFireability-06: CTL true CTL model checker
BART-COL-030-CTLFireability-07: CTL false CTL model checker
BART-COL-030-CTLFireability-08: CTL false CTL model checker
BART-COL-030-CTLFireability-10: CTL true CTL model checker
BART-COL-030-CTLFireability-11: CTL true CTL model checker
BART-COL-030-CTLFireability-13: CONJ false CTL model checker
BART-COL-030-CTLFireability-14: CTL false CTL model checker
BART-COL-030-CTLFireability-15: EXEF true state space /EXEF
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
BART-COL-030-CTLFireability-00: EG 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-01: CTL 0 0 0 0 1 0 1 0
BART-COL-030-CTLFireability-02: CTL 0 0 0 0 1 0 1 0
BART-COL-030-CTLFireability-03: EG 0 1 0 0 1 0 0 0
BART-COL-030-CTLFireability-04: CTL 0 0 0 0 1 0 1 0
BART-COL-030-CTLFireability-09: CTL 0 0 0 0 1 0 1 0
BART-COL-030-CTLFireability-12: CTL 0 1 0 0 1 0 0 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
Time elapsed: 187 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 16
lola: LAUNCH task # 10 (type EXCL) for 9 BART-COL-030-CTLFireability-03
lola: time limit : 1137 sec
lola: memory limit: 32 pages
lola: FINISHED task # 10 (type EXCL) for BART-COL-030-CTLFireability-03
lola: result : false
lola: markings : 1
lola: time used : 0.000000
lola: memory pages used : 1
lola: LAUNCH task # 1 (type EXCL) for 0 BART-COL-030-CTLFireability-00
lola: time limit : 1706 sec
lola: memory limit: 32 pages
lola: FINISHED task # 1 (type EXCL) for BART-COL-030-CTLFireability-00
lola: result : true
lola: markings : 2
lola: fired transitions : 2
lola: time used : 0.000000
lola: memory pages used : 1
lola: LAUNCH task # 45 (type EXCL) for 44 BART-COL-030-CTLFireability-12
lola: time limit : 3413 sec
lola: memory limit: 32 pages
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
BART-COL-030-CTLFireability-00: EG true state space / EG
BART-COL-030-CTLFireability-03: EG false state space / EG
BART-COL-030-CTLFireability-05: DISJ true DISJ
BART-COL-030-CTLFireability-06: CTL true CTL model checker
BART-COL-030-CTLFireability-07: CTL false CTL model checker
BART-COL-030-CTLFireability-08: CTL false CTL model checker
BART-COL-030-CTLFireability-10: CTL true CTL model checker
BART-COL-030-CTLFireability-11: CTL true CTL model checker
BART-COL-030-CTLFireability-13: CONJ false CTL model checker
BART-COL-030-CTLFireability-14: CTL false CTL model checker
BART-COL-030-CTLFireability-15: EXEF true state space /EXEF
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
BART-COL-030-CTLFireability-01: CTL 0 0 0 0 1 0 1 0
BART-COL-030-CTLFireability-02: CTL 0 0 0 0 1 0 1 0
BART-COL-030-CTLFireability-04: CTL 0 0 0 0 1 0 1 0
BART-COL-030-CTLFireability-09: CTL 0 0 0 0 1 0 1 0
BART-COL-030-CTLFireability-12: CTL 0 0 1 0 1 0 0 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
45 CTL EXCL 5/3413 10/32 BART-COL-030-CTLFireability-12 1867411 m, 373482 m/sec, 3270181 t fired, .
Time elapsed: 192 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 16
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
BART-COL-030-CTLFireability-00: EG true state space / EG
BART-COL-030-CTLFireability-03: EG false state space / EG
BART-COL-030-CTLFireability-05: DISJ true DISJ
BART-COL-030-CTLFireability-06: CTL true CTL model checker
BART-COL-030-CTLFireability-07: CTL false CTL model checker
BART-COL-030-CTLFireability-08: CTL false CTL model checker
BART-COL-030-CTLFireability-10: CTL true CTL model checker
BART-COL-030-CTLFireability-11: CTL true CTL model checker
BART-COL-030-CTLFireability-13: CONJ false CTL model checker
BART-COL-030-CTLFireability-14: CTL false CTL model checker
BART-COL-030-CTLFireability-15: EXEF true state space /EXEF
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
BART-COL-030-CTLFireability-01: CTL 0 0 0 0 1 0 1 0
BART-COL-030-CTLFireability-02: CTL 0 0 0 0 1 0 1 0
BART-COL-030-CTLFireability-04: CTL 0 0 0 0 1 0 1 0
BART-COL-030-CTLFireability-09: CTL 0 0 0 0 1 0 1 0
BART-COL-030-CTLFireability-12: CTL 0 0 1 0 1 0 0 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
45 CTL EXCL 10/3413 18/32 BART-COL-030-CTLFireability-12 3466444 m, 319806 m/sec, 6244898 t fired, .
Time elapsed: 197 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 16
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
BART-COL-030-CTLFireability-00: EG true state space / EG
BART-COL-030-CTLFireability-03: EG false state space / EG
BART-COL-030-CTLFireability-05: DISJ true DISJ
BART-COL-030-CTLFireability-06: CTL true CTL model checker
BART-COL-030-CTLFireability-07: CTL false CTL model checker
BART-COL-030-CTLFireability-08: CTL false CTL model checker
BART-COL-030-CTLFireability-10: CTL true CTL model checker
BART-COL-030-CTLFireability-11: CTL true CTL model checker
BART-COL-030-CTLFireability-13: CONJ false CTL model checker
BART-COL-030-CTLFireability-14: CTL false CTL model checker
BART-COL-030-CTLFireability-15: EXEF true state space /EXEF
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
BART-COL-030-CTLFireability-01: CTL 0 0 0 0 1 0 1 0
BART-COL-030-CTLFireability-02: CTL 0 0 0 0 1 0 1 0
BART-COL-030-CTLFireability-04: CTL 0 0 0 0 1 0 1 0
BART-COL-030-CTLFireability-09: CTL 0 0 0 0 1 0 1 0
BART-COL-030-CTLFireability-12: CTL 0 0 1 0 1 0 0 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
45 CTL EXCL 15/3413 26/32 BART-COL-030-CTLFireability-12 4966895 m, 300090 m/sec, 9119179 t fired, .
Time elapsed: 202 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 16
lola: CANCELED task # 45 (type EXCL) for BART-COL-030-CTLFireability-12 (memory limit exceeded)
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
BART-COL-030-CTLFireability-00: EG true state space / EG
BART-COL-030-CTLFireability-03: EG false state space / EG
BART-COL-030-CTLFireability-05: DISJ true DISJ
BART-COL-030-CTLFireability-06: CTL true CTL model checker
BART-COL-030-CTLFireability-07: CTL false CTL model checker
BART-COL-030-CTLFireability-08: CTL false CTL model checker
BART-COL-030-CTLFireability-10: CTL true CTL model checker
BART-COL-030-CTLFireability-11: CTL true CTL model checker
BART-COL-030-CTLFireability-13: CONJ false CTL model checker
BART-COL-030-CTLFireability-14: CTL false CTL model checker
BART-COL-030-CTLFireability-15: EXEF true state space /EXEF
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
BART-COL-030-CTLFireability-01: CTL 0 0 0 0 1 0 1 0
BART-COL-030-CTLFireability-02: CTL 0 0 0 0 1 0 1 0
BART-COL-030-CTLFireability-04: CTL 0 0 0 0 1 0 1 0
BART-COL-030-CTLFireability-09: CTL 0 0 0 0 1 0 1 0
BART-COL-030-CTLFireability-12: CTL 0 0 0 0 1 0 1 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
Time elapsed: 207 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 16
lola: Portfolio finished: no open tasks 16
FINAL RESULTS
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
BART-COL-030-CTLFireability-00: EG true state space / EG
BART-COL-030-CTLFireability-01: CTL unknown AGGR
BART-COL-030-CTLFireability-02: CTL unknown AGGR
BART-COL-030-CTLFireability-03: EG false state space / EG
BART-COL-030-CTLFireability-04: CTL unknown AGGR
BART-COL-030-CTLFireability-05: DISJ true DISJ
BART-COL-030-CTLFireability-06: CTL true CTL model checker
BART-COL-030-CTLFireability-07: CTL false CTL model checker
BART-COL-030-CTLFireability-08: CTL false CTL model checker
BART-COL-030-CTLFireability-09: CTL unknown AGGR
BART-COL-030-CTLFireability-10: CTL true CTL model checker
BART-COL-030-CTLFireability-11: CTL true CTL model checker
BART-COL-030-CTLFireability-12: CTL unknown AGGR
BART-COL-030-CTLFireability-13: CONJ false CTL model checker
BART-COL-030-CTLFireability-14: CTL false CTL model checker
BART-COL-030-CTLFireability-15: EXEF true state space /EXEF
Time elapsed: 207 secs. Pages in use: 32
Sequence of Actions to be Executed by the VM
This is useful if one wants to reexecute the tool in the VM from the submitted image disk.
set -x
# this is for BenchKit: configuration of major elements for the test
export BK_INPUT="BART-COL-030"
export BK_EXAMINATION="CTLFireability"
export BK_TOOL="lolaxred"
export BK_RESULT_DIR="/tmp/BK_RESULTS/OUTPUTS"
export BK_TIME_CONFINEMENT="3600"
export BK_MEMORY_CONFINEMENT="16384"
export BK_BIN_PATH="/home/mcc/BenchKit/bin/"
# this is specific to your benchmark or test
export BIN_DIR="$HOME/BenchKit/bin"
# remove the execution directoty if it exists (to avoid increse of .vmdk images)
if [ -d execution ] ; then
rm -rf execution
fi
# this is for BenchKit: explicit launching of the test
echo "====================================================================="
echo " Generated by BenchKit 2-5348"
echo " Executing tool lolaxred"
echo " Input is BART-COL-030, examination is CTLFireability"
echo " Time confinement is $BK_TIME_CONFINEMENT seconds"
echo " Memory confinement is 16384 MBytes"
echo " Number of cores is 4"
echo " Run identifier is r007-oct2-167813595900722"
echo "====================================================================="
echo
echo "--------------------"
echo "preparation of the directory to be used:"
tar xzf /home/mcc/BenchKit/INPUTS/BART-COL-030.tgz
mv BART-COL-030 execution
cd execution
if [ "CTLFireability" = "ReachabilityDeadlock" ] || [ "CTLFireability" = "UpperBounds" ] || [ "CTLFireability" = "QuasiLiveness" ] || [ "CTLFireability" = "StableMarking" ] || [ "CTLFireability" = "Liveness" ] || [ "CTLFireability" = "OneSafe" ] || [ "CTLFireability" = "StateSpace" ]; then
rm -f GenericPropertiesVerdict.xml
fi
pwd
ls -lh
echo
echo "--------------------"
echo "content from stdout:"
echo
echo "=== Data for post analysis generated by BenchKit (invocation template)"
echo
if [ "CTLFireability" = "UpperBounds" ] ; then
echo "The expected result is a vector of positive values"
echo NUM_VECTOR
elif [ "CTLFireability" != "StateSpace" ] ; then
echo "The expected result is a vector of booleans"
echo BOOL_VECTOR
else
echo "no data necessary for post analysis"
fi
echo
if [ -f "CTLFireability.txt" ] ; then
echo "here is the order used to build the result vector(from text file)"
for x in $(grep Property CTLFireability.txt | cut -d ' ' -f 2 | sort -u) ; do
echo "FORMULA_NAME $x"
done
elif [ -f "CTLFireability.xml" ] ; then # for cunf (txt files deleted;-)
echo echo "here is the order used to build the result vector(from xml file)"
for x in $(grep '
echo "FORMULA_NAME $x"
done
elif [ "CTLFireability" = "ReachabilityDeadlock" ] || [ "CTLFireability" = "QuasiLiveness" ] || [ "CTLFireability" = "StableMarking" ] || [ "CTLFireability" = "Liveness" ] || [ "CTLFireability" = "OneSafe" ] ; then
echo "FORMULA_NAME CTLFireability"
fi
echo
echo "=== Now, execution of the tool begins"
echo
echo -n "BK_START "
date -u +%s%3N
echo
timeout -s 9 $BK_TIME_CONFINEMENT bash -c "/home/mcc/BenchKit/BenchKit_head.sh 2> STDERR ; echo ; echo -n \"BK_STOP \" ; date -u +%s%3N"
if [ $? -eq 137 ] ; then
echo
echo "BK_TIME_CONFINEMENT_REACHED"
fi
echo
echo "--------------------"
echo "content from stderr:"
echo
cat STDERR ;