About the Execution of LoLa+red for BART-COL-010
Execution Summary | |||||
Max Memory Used (MB) |
Time wait (ms) | CPU Usage (ms) | I/O Wait (ms) | Computed Result | Execution Status |
2734.571 | 132461.00 | 141083.00 | 42.40 | FTTT?TT??TTTTFTF | normal |
Execution Chart
We display below the execution chart for this examination (boot time has been removed).
Trace from the execution
Formatting '/data/fkordon/mcc2023-input.r007-oct2-167813595900706.qcow2', fmt=qcow2 cluster_size=65536 extended_l2=off compression_type=zlib size=4294967296 backing_file=/data/fkordon/mcc2023-input.qcow2 backing_fmt=qcow2 lazy_refcounts=off refcount_bits=16
Waiting for the VM to be ready (probing ssh)
.................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................................
=====================================================================
Generated by BenchKit 2-5348
Executing tool lolaxred
Input is BART-COL-010, examination is CTLFireability
Time confinement is 3600 seconds
Memory confinement is 16384 MBytes
Number of cores is 4
Run identifier is r007-oct2-167813595900706
=====================================================================
--------------------
preparation of the directory to be used:
/home/mcc/execution
total 616K
-rw-r--r-- 1 mcc users 8.8K Feb 26 04:32 CTLCardinality.txt
-rw-r--r-- 1 mcc users 88K Feb 26 04:32 CTLCardinality.xml
-rw-r--r-- 1 mcc users 5.3K Feb 26 04:01 CTLFireability.txt
-rw-r--r-- 1 mcc users 42K Feb 26 04:01 CTLFireability.xml
-rw-r--r-- 1 mcc users 4.2K Jan 29 11:40 GenericPropertiesDefinition.xml
-rw-r--r-- 1 mcc users 6.4K Jan 29 11:40 GenericPropertiesVerdict.xml
-rw-r--r-- 1 mcc users 4.2K Feb 25 15:34 LTLCardinality.txt
-rw-r--r-- 1 mcc users 26K Feb 25 15:34 LTLCardinality.xml
-rw-r--r-- 1 mcc users 2.3K Feb 25 15:35 LTLFireability.txt
-rw-r--r-- 1 mcc users 15K Feb 25 15:35 LTLFireability.xml
-rw-r--r-- 1 mcc users 11K Feb 26 05:04 ReachabilityCardinality.txt
-rw-r--r-- 1 mcc users 89K Feb 26 05:04 ReachabilityCardinality.xml
-rw-r--r-- 1 mcc users 8.4K Feb 26 04:44 ReachabilityFireability.txt
-rw-r--r-- 1 mcc users 62K Feb 26 04:44 ReachabilityFireability.xml
-rw-r--r-- 1 mcc users 1.7K Feb 25 15:35 UpperBounds.txt
-rw-r--r-- 1 mcc users 3.7K Feb 25 15:35 UpperBounds.xml
-rw-r--r-- 1 mcc users 5 Mar 5 18:22 equiv_pt
-rw-r--r-- 1 mcc users 4 Mar 5 18:22 instance
-rw-r--r-- 1 mcc users 5 Mar 5 18:22 iscolored
-rw-r--r-- 1 mcc users 189K Mar 5 18:22 model.pnml
--------------------
content from stdout:
=== Data for post analysis generated by BenchKit (invocation template)
The expected result is a vector of booleans
BOOL_VECTOR
here is the order used to build the result vector(from text file)
FORMULA_NAME BART-COL-010-CTLFireability-00
FORMULA_NAME BART-COL-010-CTLFireability-01
FORMULA_NAME BART-COL-010-CTLFireability-02
FORMULA_NAME BART-COL-010-CTLFireability-03
FORMULA_NAME BART-COL-010-CTLFireability-04
FORMULA_NAME BART-COL-010-CTLFireability-05
FORMULA_NAME BART-COL-010-CTLFireability-06
FORMULA_NAME BART-COL-010-CTLFireability-07
FORMULA_NAME BART-COL-010-CTLFireability-08
FORMULA_NAME BART-COL-010-CTLFireability-09
FORMULA_NAME BART-COL-010-CTLFireability-10
FORMULA_NAME BART-COL-010-CTLFireability-11
FORMULA_NAME BART-COL-010-CTLFireability-12
FORMULA_NAME BART-COL-010-CTLFireability-13
FORMULA_NAME BART-COL-010-CTLFireability-14
FORMULA_NAME BART-COL-010-CTLFireability-15
=== Now, execution of the tool begins
BK_START 1678354916438
bash -c /home/mcc/BenchKit/BenchKit_head.sh 2> STDERR ; echo ; echo -n "BK_STOP " ; date -u +%s%3N
Invoking MCC driver with
BK_TOOL=lolaxred
BK_EXAMINATION=CTLFireability
BK_BIN_PATH=/home/mcc/BenchKit/bin/
BK_TIME_CONFINEMENT=3600
BK_INPUT=BART-COL-010
Applying reductions before tool lola
Invoking reducer
Running Version 202303021504
[2023-03-09 09:41:58] [INFO ] Running its-tools with arguments : [-pnfolder, /home/mcc/execution, -examination, CTLFireability, -timeout, 360, -rebuildPNML]
[2023-03-09 09:41:58] [INFO ] Parsing pnml file : /home/mcc/execution/model.pnml
[2023-03-09 09:41:58] [INFO ] Detected file is not PT type :http://www.pnml.org/version-2009/grammar/symmetricnet
log4j:WARN No appenders could be found for logger (org.apache.axiom.locator.DefaultOMMetaFactoryLocator).
log4j:WARN Please initialize the log4j system properly.
log4j:WARN See http://logging.apache.org/log4j/1.2/faq.html#noconfig for more info.
[2023-03-09 09:41:58] [WARNING] Using fallBack plugin, rng conformance not checked
[2023-03-09 09:41:59] [INFO ] Load time of PNML (colored model parsed with PNMLFW) : 645 ms
[2023-03-09 09:41:59] [INFO ] Detected 3 constant HL places corresponding to 10373 PT places.
[2023-03-09 09:41:59] [INFO ] Imported 4 HL places and 7 HL transitions for a total of 12833 PT places and 1.407229512E10 transition bindings in 57 ms.
Parsed 16 properties from file /home/mcc/execution/CTLFireability.xml in 9 ms.
[2023-03-09 09:41:59] [INFO ] Built PT skeleton of HLPN with 4 places and 7 transitions 26 arcs in 4 ms.
[2023-03-09 09:41:59] [INFO ] Skeletonized 3 HLPN properties in 1 ms. Removed 13 properties that had guard overlaps.
Computed a total of 4 stabilizing places and 2 stable transitions
All 16 properties of the HLPN use transition enablings in a way that makes the skeleton too coarse.
Domain [distance(41), speed(6), distance(41)] of place NewDistTable breaks symmetries in sort distance
Symmetric sort wr.t. initial and guards and successors and join/free detected :trainid
Symmetric sort wr.t. initial detected :trainid
Symmetric sort wr.t. initial and guards detected :trainid
Applying symmetric unfolding of full symmetric sort :trainid domain size was 10
Arc [0:1*[$db, (MOD (ADD $tsp 1) 6), $da2]] contains successor/predecessor on variables of sort speed
[2023-03-09 09:41:59] [INFO ] Unfolded HLPN to a Petri net with 10619 places and 323 transitions 601 arcs in 155 ms.
[2023-03-09 09:41:59] [INFO ] Unfolded 16 HLPN properties in 1 ms.
[2023-03-09 09:41:59] [INFO ] Reduced 35 identical enabling conditions.
[2023-03-09 09:41:59] [INFO ] Reduced 35 identical enabling conditions.
[2023-03-09 09:41:59] [INFO ] Reduced 35 identical enabling conditions.
[2023-03-09 09:41:59] [INFO ] Reduced 35 identical enabling conditions.
[2023-03-09 09:41:59] [INFO ] Reduced 35 identical enabling conditions.
[2023-03-09 09:41:59] [INFO ] Reduced 35 identical enabling conditions.
[2023-03-09 09:41:59] [INFO ] Reduced 35 identical enabling conditions.
[2023-03-09 09:41:59] [INFO ] Reduced 35 identical enabling conditions.
[2023-03-09 09:41:59] [INFO ] Reduced 35 identical enabling conditions.
[2023-03-09 09:41:59] [INFO ] Reduced 35 identical enabling conditions.
[2023-03-09 09:41:59] [INFO ] Reduced 35 identical enabling conditions.
[2023-03-09 09:41:59] [INFO ] Reduced 35 identical enabling conditions.
[2023-03-09 09:41:59] [INFO ] Reduced 35 identical enabling conditions.
[2023-03-09 09:41:59] [INFO ] Reduced 35 identical enabling conditions.
[2023-03-09 09:41:59] [INFO ] Reduced 35 identical enabling conditions.
[2023-03-09 09:41:59] [INFO ] Reduced 35 identical enabling conditions.
[2023-03-09 09:41:59] [INFO ] Reduced 35 identical enabling conditions.
[2023-03-09 09:41:59] [INFO ] Reduced 35 identical enabling conditions.
Deduced a syphon composed of 10215 places in 2 ms
Reduce places removed 10487 places and 121 transitions.
Support contains 132 out of 132 places. Attempting structural reductions.
Starting structural reductions in LTL mode, iteration 0 : 132/132 places, 202/202 transitions.
Applied a total of 0 rules in 6 ms. Remains 132 /132 variables (removed 0) and now considering 202/202 (removed 0) transitions.
// Phase 1: matrix 202 rows 132 cols
[2023-03-09 09:41:59] [INFO ] Computed 1 place invariants in 8 ms
[2023-03-09 09:41:59] [INFO ] Implicit Places using invariants in 354 ms returned []
[2023-03-09 09:41:59] [INFO ] Invariant cache hit.
[2023-03-09 09:42:00] [INFO ] Implicit Places using invariants and state equation in 322 ms returned []
Implicit Place search using SMT with State Equation took 700 ms to find 0 implicit places.
[2023-03-09 09:42:00] [INFO ] Invariant cache hit.
[2023-03-09 09:42:00] [INFO ] Dead Transitions using invariants and state equation in 336 ms found 0 transitions.
Finished structural reductions in LTL mode , in 1 iterations and 1048 ms. Remains : 132/132 places, 202/202 transitions.
Support contains 132 out of 132 places after structural reductions.
[2023-03-09 09:42:00] [INFO ] Flatten gal took : 112 ms
[2023-03-09 09:42:01] [INFO ] Flatten gal took : 24 ms
[2023-03-09 09:42:01] [INFO ] Input system was already deterministic with 202 transitions.
Finished random walk after 169 steps, including 0 resets, run visited all 27 properties in 25 ms. (steps per millisecond=6 )
[2023-03-09 09:42:01] [INFO ] Flatten gal took : 13 ms
[2023-03-09 09:42:01] [INFO ] Flatten gal took : 36 ms
[2023-03-09 09:42:01] [INFO ] Input system was already deterministic with 202 transitions.
Computed a total of 0 stabilizing places and 0 stable transitions
Starting structural reductions in LTL mode, iteration 0 : 132/132 places, 202/202 transitions.
Applied a total of 0 rules in 1 ms. Remains 132 /132 variables (removed 0) and now considering 202/202 (removed 0) transitions.
Finished structural reductions in LTL mode , in 1 iterations and 1 ms. Remains : 132/132 places, 202/202 transitions.
[2023-03-09 09:42:01] [INFO ] Flatten gal took : 6 ms
[2023-03-09 09:42:01] [INFO ] Flatten gal took : 7 ms
[2023-03-09 09:42:01] [INFO ] Input system was already deterministic with 202 transitions.
Starting structural reductions in LTL mode, iteration 0 : 132/132 places, 202/202 transitions.
Applied a total of 0 rules in 9 ms. Remains 132 /132 variables (removed 0) and now considering 202/202 (removed 0) transitions.
Finished structural reductions in LTL mode , in 1 iterations and 9 ms. Remains : 132/132 places, 202/202 transitions.
[2023-03-09 09:42:01] [INFO ] Flatten gal took : 7 ms
[2023-03-09 09:42:01] [INFO ] Flatten gal took : 6 ms
[2023-03-09 09:42:01] [INFO ] Input system was already deterministic with 202 transitions.
Starting structural reductions in SI_CTL mode, iteration 0 : 132/132 places, 202/202 transitions.
Applied a total of 0 rules in 5 ms. Remains 132 /132 variables (removed 0) and now considering 202/202 (removed 0) transitions.
Finished structural reductions in SI_CTL mode , in 1 iterations and 5 ms. Remains : 132/132 places, 202/202 transitions.
[2023-03-09 09:42:01] [INFO ] Flatten gal took : 5 ms
[2023-03-09 09:42:01] [INFO ] Flatten gal took : 7 ms
[2023-03-09 09:42:01] [INFO ] Input system was already deterministic with 202 transitions.
Starting structural reductions in LTL mode, iteration 0 : 132/132 places, 202/202 transitions.
Applied a total of 0 rules in 1 ms. Remains 132 /132 variables (removed 0) and now considering 202/202 (removed 0) transitions.
Finished structural reductions in LTL mode , in 1 iterations and 1 ms. Remains : 132/132 places, 202/202 transitions.
[2023-03-09 09:42:01] [INFO ] Flatten gal took : 19 ms
[2023-03-09 09:42:01] [INFO ] Flatten gal took : 8 ms
[2023-03-09 09:42:01] [INFO ] Input system was already deterministic with 202 transitions.
Starting structural reductions in SI_CTL mode, iteration 0 : 132/132 places, 202/202 transitions.
Drop transitions removed 1 transitions
Trivial Post-agglo rules discarded 1 transitions
Performed 1 trivial Post agglomeration. Transition count delta: 1
Iterating post reduction 0 with 1 rules applied. Total rules applied 1 place count 132 transition count 201
Reduce places removed 1 places and 0 transitions.
Performed 8 Post agglomeration using F-continuation condition.Transition count delta: 8
Iterating post reduction 1 with 9 rules applied. Total rules applied 10 place count 131 transition count 193
Reduce places removed 8 places and 0 transitions.
Iterating post reduction 2 with 8 rules applied. Total rules applied 18 place count 123 transition count 193
Performed 14 Post agglomeration using F-continuation condition.Transition count delta: 14
Deduced a syphon composed of 14 places in 0 ms
Reduce places removed 14 places and 0 transitions.
Iterating global reduction 3 with 28 rules applied. Total rules applied 46 place count 109 transition count 179
Applied a total of 46 rules in 11 ms. Remains 109 /132 variables (removed 23) and now considering 179/202 (removed 23) transitions.
Finished structural reductions in SI_CTL mode , in 1 iterations and 11 ms. Remains : 109/132 places, 179/202 transitions.
[2023-03-09 09:42:01] [INFO ] Flatten gal took : 5 ms
[2023-03-09 09:42:01] [INFO ] Flatten gal took : 5 ms
[2023-03-09 09:42:01] [INFO ] Input system was already deterministic with 179 transitions.
Starting structural reductions in SI_CTL mode, iteration 0 : 132/132 places, 202/202 transitions.
Drop transitions removed 64 transitions
Trivial Post-agglo rules discarded 64 transitions
Performed 64 trivial Post agglomeration. Transition count delta: 64
Iterating post reduction 0 with 64 rules applied. Total rules applied 64 place count 132 transition count 138
Reduce places removed 64 places and 0 transitions.
Iterating post reduction 1 with 64 rules applied. Total rules applied 128 place count 68 transition count 138
Performed 5 Pre agglomeration using Quasi-Persistent + Divergent Free condition..
Pre-agglomeration after 2 with 5 Pre rules applied. Total rules applied 128 place count 68 transition count 133
Deduced a syphon composed of 5 places in 0 ms
Reduce places removed 5 places and 0 transitions.
Iterating global reduction 2 with 10 rules applied. Total rules applied 138 place count 63 transition count 133
Discarding 6 places :
Symmetric choice reduction at 2 with 6 rule applications. Total rules 144 place count 57 transition count 127
Iterating global reduction 2 with 6 rules applied. Total rules applied 150 place count 57 transition count 127
Ensure Unique test removed 1 transitions
Reduce isomorphic transitions removed 1 transitions.
Iterating post reduction 2 with 1 rules applied. Total rules applied 151 place count 57 transition count 126
Discarding 4 places :
Symmetric choice reduction at 3 with 4 rule applications. Total rules 155 place count 53 transition count 122
Iterating global reduction 3 with 4 rules applied. Total rules applied 159 place count 53 transition count 122
Discarding 3 places :
Symmetric choice reduction at 3 with 3 rule applications. Total rules 162 place count 50 transition count 119
Iterating global reduction 3 with 3 rules applied. Total rules applied 165 place count 50 transition count 119
Discarding 3 places :
Symmetric choice reduction at 3 with 3 rule applications. Total rules 168 place count 47 transition count 116
Iterating global reduction 3 with 3 rules applied. Total rules applied 171 place count 47 transition count 116
Discarding 2 places :
Symmetric choice reduction at 3 with 2 rule applications. Total rules 173 place count 45 transition count 114
Iterating global reduction 3 with 2 rules applied. Total rules applied 175 place count 45 transition count 114
Discarding 2 places :
Symmetric choice reduction at 3 with 2 rule applications. Total rules 177 place count 43 transition count 112
Iterating global reduction 3 with 2 rules applied. Total rules applied 179 place count 43 transition count 112
Discarding 1 places :
Symmetric choice reduction at 3 with 1 rule applications. Total rules 180 place count 42 transition count 111
Iterating global reduction 3 with 1 rules applied. Total rules applied 181 place count 42 transition count 111
Performed 6 Post agglomeration using F-continuation condition.Transition count delta: 6
Deduced a syphon composed of 6 places in 0 ms
Reduce places removed 6 places and 0 transitions.
Iterating global reduction 3 with 12 rules applied. Total rules applied 193 place count 36 transition count 105
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 3 with 2 rules applied. Total rules applied 195 place count 36 transition count 103
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 4 with 2 rules applied. Total rules applied 197 place count 35 transition count 102
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 4 with 2 rules applied. Total rules applied 199 place count 35 transition count 100
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 5 with 2 rules applied. Total rules applied 201 place count 34 transition count 99
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 5 with 2 rules applied. Total rules applied 203 place count 34 transition count 97
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 6 with 2 rules applied. Total rules applied 205 place count 33 transition count 96
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 6 with 2 rules applied. Total rules applied 207 place count 33 transition count 94
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 7 with 2 rules applied. Total rules applied 209 place count 32 transition count 93
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 7 with 2 rules applied. Total rules applied 211 place count 32 transition count 91
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 8 with 2 rules applied. Total rules applied 213 place count 31 transition count 90
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 8 with 2 rules applied. Total rules applied 215 place count 31 transition count 88
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 9 with 2 rules applied. Total rules applied 217 place count 30 transition count 87
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 9 with 2 rules applied. Total rules applied 219 place count 30 transition count 85
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 10 with 2 rules applied. Total rules applied 221 place count 29 transition count 84
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 10 with 2 rules applied. Total rules applied 223 place count 29 transition count 82
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 11 with 2 rules applied. Total rules applied 225 place count 28 transition count 81
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 11 with 2 rules applied. Total rules applied 227 place count 28 transition count 79
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 12 with 2 rules applied. Total rules applied 229 place count 27 transition count 78
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 12 with 2 rules applied. Total rules applied 231 place count 27 transition count 76
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 13 with 2 rules applied. Total rules applied 233 place count 26 transition count 75
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 13 with 2 rules applied. Total rules applied 235 place count 26 transition count 73
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 14 with 2 rules applied. Total rules applied 237 place count 25 transition count 72
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 14 with 2 rules applied. Total rules applied 239 place count 25 transition count 70
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 15 with 2 rules applied. Total rules applied 241 place count 24 transition count 69
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 15 with 2 rules applied. Total rules applied 243 place count 24 transition count 67
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 16 with 2 rules applied. Total rules applied 245 place count 23 transition count 66
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 16 with 2 rules applied. Total rules applied 247 place count 23 transition count 64
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 17 with 2 rules applied. Total rules applied 249 place count 22 transition count 63
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 17 with 2 rules applied. Total rules applied 251 place count 22 transition count 61
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 18 with 2 rules applied. Total rules applied 253 place count 21 transition count 60
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 18 with 2 rules applied. Total rules applied 255 place count 21 transition count 58
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 19 with 2 rules applied. Total rules applied 257 place count 20 transition count 57
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 19 with 2 rules applied. Total rules applied 259 place count 20 transition count 55
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 20 with 2 rules applied. Total rules applied 261 place count 19 transition count 54
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 20 with 2 rules applied. Total rules applied 263 place count 19 transition count 52
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 21 with 2 rules applied. Total rules applied 265 place count 18 transition count 51
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 21 with 2 rules applied. Total rules applied 267 place count 18 transition count 49
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 22 with 2 rules applied. Total rules applied 269 place count 17 transition count 48
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 22 with 2 rules applied. Total rules applied 271 place count 17 transition count 46
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 23 with 2 rules applied. Total rules applied 273 place count 16 transition count 45
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 23 with 2 rules applied. Total rules applied 275 place count 16 transition count 43
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 24 with 2 rules applied. Total rules applied 277 place count 15 transition count 42
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 24 with 2 rules applied. Total rules applied 279 place count 15 transition count 40
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 25 with 2 rules applied. Total rules applied 281 place count 14 transition count 39
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 25 with 2 rules applied. Total rules applied 283 place count 14 transition count 37
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 26 with 2 rules applied. Total rules applied 285 place count 13 transition count 36
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 26 with 2 rules applied. Total rules applied 287 place count 13 transition count 34
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 27 with 2 rules applied. Total rules applied 289 place count 12 transition count 33
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 27 with 2 rules applied. Total rules applied 291 place count 12 transition count 31
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 28 with 2 rules applied. Total rules applied 293 place count 11 transition count 30
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 28 with 2 rules applied. Total rules applied 295 place count 11 transition count 28
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 29 with 2 rules applied. Total rules applied 297 place count 10 transition count 27
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 29 with 2 rules applied. Total rules applied 299 place count 10 transition count 25
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 30 with 2 rules applied. Total rules applied 301 place count 9 transition count 24
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 30 with 2 rules applied. Total rules applied 303 place count 9 transition count 22
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 31 with 2 rules applied. Total rules applied 305 place count 8 transition count 21
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 31 with 2 rules applied. Total rules applied 307 place count 8 transition count 19
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 32 with 2 rules applied. Total rules applied 309 place count 7 transition count 18
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 32 with 2 rules applied. Total rules applied 311 place count 7 transition count 16
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 33 with 2 rules applied. Total rules applied 313 place count 6 transition count 15
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 33 with 2 rules applied. Total rules applied 315 place count 6 transition count 13
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 34 with 2 rules applied. Total rules applied 317 place count 5 transition count 12
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 34 with 2 rules applied. Total rules applied 319 place count 5 transition count 10
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 35 with 2 rules applied. Total rules applied 321 place count 4 transition count 9
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 35 with 2 rules applied. Total rules applied 323 place count 4 transition count 7
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 36 with 2 rules applied. Total rules applied 325 place count 3 transition count 6
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Iterating post reduction 36 with 3 rules applied. Total rules applied 328 place count 3 transition count 3
Reduce places removed 1 places and 0 transitions.
Ensure Unique test removed 1 transitions
Reduce isomorphic transitions removed 1 transitions.
Iterating post reduction 37 with 2 rules applied. Total rules applied 330 place count 2 transition count 2
Applied a total of 330 rules in 38 ms. Remains 2 /132 variables (removed 130) and now considering 2/202 (removed 200) transitions.
Finished structural reductions in SI_CTL mode , in 1 iterations and 38 ms. Remains : 2/132 places, 2/202 transitions.
[2023-03-09 09:42:01] [INFO ] Flatten gal took : 1 ms
[2023-03-09 09:42:01] [INFO ] Flatten gal took : 0 ms
[2023-03-09 09:42:01] [INFO ] Input system was already deterministic with 2 transitions.
Starting structural reductions in LTL mode, iteration 0 : 132/132 places, 202/202 transitions.
Discarding 23 places :
Symmetric choice reduction at 0 with 23 rule applications. Total rules 23 place count 109 transition count 179
Iterating global reduction 0 with 23 rules applied. Total rules applied 46 place count 109 transition count 179
Discarding 19 places :
Symmetric choice reduction at 0 with 19 rule applications. Total rules 65 place count 90 transition count 160
Iterating global reduction 0 with 19 rules applied. Total rules applied 84 place count 90 transition count 160
Applied a total of 84 rules in 5 ms. Remains 90 /132 variables (removed 42) and now considering 160/202 (removed 42) transitions.
Finished structural reductions in LTL mode , in 1 iterations and 5 ms. Remains : 90/132 places, 160/202 transitions.
[2023-03-09 09:42:01] [INFO ] Flatten gal took : 3 ms
[2023-03-09 09:42:01] [INFO ] Flatten gal took : 4 ms
[2023-03-09 09:42:01] [INFO ] Input system was already deterministic with 160 transitions.
Starting structural reductions in LTL mode, iteration 0 : 132/132 places, 202/202 transitions.
Discarding 3 places :
Symmetric choice reduction at 0 with 3 rule applications. Total rules 3 place count 129 transition count 199
Iterating global reduction 0 with 3 rules applied. Total rules applied 6 place count 129 transition count 199
Applied a total of 6 rules in 3 ms. Remains 129 /132 variables (removed 3) and now considering 199/202 (removed 3) transitions.
Finished structural reductions in LTL mode , in 1 iterations and 3 ms. Remains : 129/132 places, 199/202 transitions.
[2023-03-09 09:42:01] [INFO ] Flatten gal took : 5 ms
[2023-03-09 09:42:01] [INFO ] Flatten gal took : 5 ms
[2023-03-09 09:42:01] [INFO ] Input system was already deterministic with 199 transitions.
Starting structural reductions in LTL mode, iteration 0 : 132/132 places, 202/202 transitions.
Applied a total of 0 rules in 1 ms. Remains 132 /132 variables (removed 0) and now considering 202/202 (removed 0) transitions.
Finished structural reductions in LTL mode , in 1 iterations and 1 ms. Remains : 132/132 places, 202/202 transitions.
[2023-03-09 09:42:01] [INFO ] Flatten gal took : 5 ms
[2023-03-09 09:42:01] [INFO ] Flatten gal took : 6 ms
[2023-03-09 09:42:01] [INFO ] Input system was already deterministic with 202 transitions.
Starting structural reductions in LTL mode, iteration 0 : 132/132 places, 202/202 transitions.
Applied a total of 0 rules in 1 ms. Remains 132 /132 variables (removed 0) and now considering 202/202 (removed 0) transitions.
Finished structural reductions in LTL mode , in 1 iterations and 1 ms. Remains : 132/132 places, 202/202 transitions.
[2023-03-09 09:42:01] [INFO ] Flatten gal took : 5 ms
[2023-03-09 09:42:01] [INFO ] Flatten gal took : 6 ms
[2023-03-09 09:42:01] [INFO ] Input system was already deterministic with 202 transitions.
Starting structural reductions in LTL mode, iteration 0 : 132/132 places, 202/202 transitions.
Discarding 32 places :
Symmetric choice reduction at 0 with 32 rule applications. Total rules 32 place count 100 transition count 170
Iterating global reduction 0 with 32 rules applied. Total rules applied 64 place count 100 transition count 170
Discarding 27 places :
Symmetric choice reduction at 0 with 27 rule applications. Total rules 91 place count 73 transition count 143
Iterating global reduction 0 with 27 rules applied. Total rules applied 118 place count 73 transition count 143
Discarding 4 places :
Symmetric choice reduction at 0 with 4 rule applications. Total rules 122 place count 69 transition count 139
Iterating global reduction 0 with 4 rules applied. Total rules applied 126 place count 69 transition count 139
Discarding 3 places :
Symmetric choice reduction at 0 with 3 rule applications. Total rules 129 place count 66 transition count 136
Iterating global reduction 0 with 3 rules applied. Total rules applied 132 place count 66 transition count 136
Discarding 3 places :
Symmetric choice reduction at 0 with 3 rule applications. Total rules 135 place count 63 transition count 133
Iterating global reduction 0 with 3 rules applied. Total rules applied 138 place count 63 transition count 133
Discarding 3 places :
Symmetric choice reduction at 0 with 3 rule applications. Total rules 141 place count 60 transition count 130
Iterating global reduction 0 with 3 rules applied. Total rules applied 144 place count 60 transition count 130
Discarding 3 places :
Symmetric choice reduction at 0 with 3 rule applications. Total rules 147 place count 57 transition count 127
Iterating global reduction 0 with 3 rules applied. Total rules applied 150 place count 57 transition count 127
Discarding 3 places :
Symmetric choice reduction at 0 with 3 rule applications. Total rules 153 place count 54 transition count 124
Iterating global reduction 0 with 3 rules applied. Total rules applied 156 place count 54 transition count 124
Discarding 2 places :
Symmetric choice reduction at 0 with 2 rule applications. Total rules 158 place count 52 transition count 122
Iterating global reduction 0 with 2 rules applied. Total rules applied 160 place count 52 transition count 122
Discarding 2 places :
Symmetric choice reduction at 0 with 2 rule applications. Total rules 162 place count 50 transition count 120
Iterating global reduction 0 with 2 rules applied. Total rules applied 164 place count 50 transition count 120
Discarding 1 places :
Symmetric choice reduction at 0 with 1 rule applications. Total rules 165 place count 49 transition count 119
Iterating global reduction 0 with 1 rules applied. Total rules applied 166 place count 49 transition count 119
Applied a total of 166 rules in 8 ms. Remains 49 /132 variables (removed 83) and now considering 119/202 (removed 83) transitions.
Finished structural reductions in LTL mode , in 1 iterations and 8 ms. Remains : 49/132 places, 119/202 transitions.
[2023-03-09 09:42:01] [INFO ] Flatten gal took : 3 ms
[2023-03-09 09:42:01] [INFO ] Flatten gal took : 3 ms
[2023-03-09 09:42:02] [INFO ] Input system was already deterministic with 119 transitions.
Starting structural reductions in LTL mode, iteration 0 : 132/132 places, 202/202 transitions.
Applied a total of 0 rules in 0 ms. Remains 132 /132 variables (removed 0) and now considering 202/202 (removed 0) transitions.
Finished structural reductions in LTL mode , in 1 iterations and 0 ms. Remains : 132/132 places, 202/202 transitions.
[2023-03-09 09:42:02] [INFO ] Flatten gal took : 5 ms
[2023-03-09 09:42:02] [INFO ] Flatten gal took : 5 ms
[2023-03-09 09:42:02] [INFO ] Input system was already deterministic with 202 transitions.
Starting structural reductions in SI_CTL mode, iteration 0 : 132/132 places, 202/202 transitions.
Drop transitions removed 64 transitions
Trivial Post-agglo rules discarded 64 transitions
Performed 64 trivial Post agglomeration. Transition count delta: 64
Iterating post reduction 0 with 64 rules applied. Total rules applied 64 place count 132 transition count 138
Reduce places removed 64 places and 0 transitions.
Iterating post reduction 1 with 64 rules applied. Total rules applied 128 place count 68 transition count 138
Performed 5 Pre agglomeration using Quasi-Persistent + Divergent Free condition..
Pre-agglomeration after 2 with 5 Pre rules applied. Total rules applied 128 place count 68 transition count 133
Deduced a syphon composed of 5 places in 0 ms
Reduce places removed 5 places and 0 transitions.
Iterating global reduction 2 with 10 rules applied. Total rules applied 138 place count 63 transition count 133
Discarding 6 places :
Symmetric choice reduction at 2 with 6 rule applications. Total rules 144 place count 57 transition count 127
Iterating global reduction 2 with 6 rules applied. Total rules applied 150 place count 57 transition count 127
Ensure Unique test removed 1 transitions
Reduce isomorphic transitions removed 1 transitions.
Iterating post reduction 2 with 1 rules applied. Total rules applied 151 place count 57 transition count 126
Discarding 4 places :
Symmetric choice reduction at 3 with 4 rule applications. Total rules 155 place count 53 transition count 122
Iterating global reduction 3 with 4 rules applied. Total rules applied 159 place count 53 transition count 122
Discarding 3 places :
Symmetric choice reduction at 3 with 3 rule applications. Total rules 162 place count 50 transition count 119
Iterating global reduction 3 with 3 rules applied. Total rules applied 165 place count 50 transition count 119
Discarding 3 places :
Symmetric choice reduction at 3 with 3 rule applications. Total rules 168 place count 47 transition count 116
Iterating global reduction 3 with 3 rules applied. Total rules applied 171 place count 47 transition count 116
Discarding 2 places :
Symmetric choice reduction at 3 with 2 rule applications. Total rules 173 place count 45 transition count 114
Iterating global reduction 3 with 2 rules applied. Total rules applied 175 place count 45 transition count 114
Discarding 2 places :
Symmetric choice reduction at 3 with 2 rule applications. Total rules 177 place count 43 transition count 112
Iterating global reduction 3 with 2 rules applied. Total rules applied 179 place count 43 transition count 112
Discarding 1 places :
Symmetric choice reduction at 3 with 1 rule applications. Total rules 180 place count 42 transition count 111
Iterating global reduction 3 with 1 rules applied. Total rules applied 181 place count 42 transition count 111
Performed 6 Post agglomeration using F-continuation condition.Transition count delta: 6
Deduced a syphon composed of 6 places in 0 ms
Reduce places removed 6 places and 0 transitions.
Iterating global reduction 3 with 12 rules applied. Total rules applied 193 place count 36 transition count 105
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 3 with 2 rules applied. Total rules applied 195 place count 36 transition count 103
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 4 with 2 rules applied. Total rules applied 197 place count 35 transition count 102
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 4 with 2 rules applied. Total rules applied 199 place count 35 transition count 100
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 5 with 2 rules applied. Total rules applied 201 place count 34 transition count 99
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 5 with 2 rules applied. Total rules applied 203 place count 34 transition count 97
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 6 with 2 rules applied. Total rules applied 205 place count 33 transition count 96
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 6 with 2 rules applied. Total rules applied 207 place count 33 transition count 94
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 7 with 2 rules applied. Total rules applied 209 place count 32 transition count 93
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 7 with 2 rules applied. Total rules applied 211 place count 32 transition count 91
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 8 with 2 rules applied. Total rules applied 213 place count 31 transition count 90
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 8 with 2 rules applied. Total rules applied 215 place count 31 transition count 88
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 9 with 2 rules applied. Total rules applied 217 place count 30 transition count 87
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 9 with 2 rules applied. Total rules applied 219 place count 30 transition count 85
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 10 with 2 rules applied. Total rules applied 221 place count 29 transition count 84
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 10 with 2 rules applied. Total rules applied 223 place count 29 transition count 82
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 1 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 11 with 2 rules applied. Total rules applied 225 place count 28 transition count 81
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 11 with 2 rules applied. Total rules applied 227 place count 28 transition count 79
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 12 with 2 rules applied. Total rules applied 229 place count 27 transition count 78
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 12 with 2 rules applied. Total rules applied 231 place count 27 transition count 76
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 13 with 2 rules applied. Total rules applied 233 place count 26 transition count 75
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 13 with 2 rules applied. Total rules applied 235 place count 26 transition count 73
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 14 with 2 rules applied. Total rules applied 237 place count 25 transition count 72
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 14 with 2 rules applied. Total rules applied 239 place count 25 transition count 70
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 15 with 2 rules applied. Total rules applied 241 place count 24 transition count 69
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 15 with 2 rules applied. Total rules applied 243 place count 24 transition count 67
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 16 with 2 rules applied. Total rules applied 245 place count 23 transition count 66
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 16 with 2 rules applied. Total rules applied 247 place count 23 transition count 64
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 17 with 2 rules applied. Total rules applied 249 place count 22 transition count 63
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 17 with 2 rules applied. Total rules applied 251 place count 22 transition count 61
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 18 with 2 rules applied. Total rules applied 253 place count 21 transition count 60
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 18 with 2 rules applied. Total rules applied 255 place count 21 transition count 58
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 19 with 2 rules applied. Total rules applied 257 place count 20 transition count 57
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 19 with 2 rules applied. Total rules applied 259 place count 20 transition count 55
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 20 with 2 rules applied. Total rules applied 261 place count 19 transition count 54
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 20 with 2 rules applied. Total rules applied 263 place count 19 transition count 52
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 21 with 2 rules applied. Total rules applied 265 place count 18 transition count 51
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 21 with 2 rules applied. Total rules applied 267 place count 18 transition count 49
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 22 with 2 rules applied. Total rules applied 269 place count 17 transition count 48
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 22 with 2 rules applied. Total rules applied 271 place count 17 transition count 46
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 23 with 2 rules applied. Total rules applied 273 place count 16 transition count 45
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 23 with 2 rules applied. Total rules applied 275 place count 16 transition count 43
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 24 with 2 rules applied. Total rules applied 277 place count 15 transition count 42
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 24 with 2 rules applied. Total rules applied 279 place count 15 transition count 40
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 25 with 2 rules applied. Total rules applied 281 place count 14 transition count 39
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 25 with 2 rules applied. Total rules applied 283 place count 14 transition count 37
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 26 with 2 rules applied. Total rules applied 285 place count 13 transition count 36
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 26 with 2 rules applied. Total rules applied 287 place count 13 transition count 34
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 27 with 2 rules applied. Total rules applied 289 place count 12 transition count 33
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 27 with 2 rules applied. Total rules applied 291 place count 12 transition count 31
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 28 with 2 rules applied. Total rules applied 293 place count 11 transition count 30
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 28 with 2 rules applied. Total rules applied 295 place count 11 transition count 28
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 29 with 2 rules applied. Total rules applied 297 place count 10 transition count 27
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 29 with 2 rules applied. Total rules applied 299 place count 10 transition count 25
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 30 with 2 rules applied. Total rules applied 301 place count 9 transition count 24
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 30 with 2 rules applied. Total rules applied 303 place count 9 transition count 22
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 31 with 2 rules applied. Total rules applied 305 place count 8 transition count 21
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 31 with 2 rules applied. Total rules applied 307 place count 8 transition count 19
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 32 with 2 rules applied. Total rules applied 309 place count 7 transition count 18
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 32 with 2 rules applied. Total rules applied 311 place count 7 transition count 16
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 33 with 2 rules applied. Total rules applied 313 place count 6 transition count 15
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 33 with 2 rules applied. Total rules applied 315 place count 6 transition count 13
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 34 with 2 rules applied. Total rules applied 317 place count 5 transition count 12
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 34 with 2 rules applied. Total rules applied 319 place count 5 transition count 10
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 35 with 2 rules applied. Total rules applied 321 place count 4 transition count 9
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Iterating post reduction 35 with 2 rules applied. Total rules applied 323 place count 4 transition count 7
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Deduced a syphon composed of 1 places in 0 ms
Reduce places removed 1 places and 0 transitions.
Iterating global reduction 36 with 2 rules applied. Total rules applied 325 place count 3 transition count 6
Ensure Unique test removed 2 transitions
Reduce isomorphic transitions removed 2 transitions.
Performed 1 Post agglomeration using F-continuation condition.Transition count delta: 1
Iterating post reduction 36 with 3 rules applied. Total rules applied 328 place count 3 transition count 3
Reduce places removed 1 places and 0 transitions.
Ensure Unique test removed 1 transitions
Reduce isomorphic transitions removed 1 transitions.
Iterating post reduction 37 with 2 rules applied. Total rules applied 330 place count 2 transition count 2
Applied a total of 330 rules in 35 ms. Remains 2 /132 variables (removed 130) and now considering 2/202 (removed 200) transitions.
Finished structural reductions in SI_CTL mode , in 1 iterations and 35 ms. Remains : 2/132 places, 2/202 transitions.
[2023-03-09 09:42:02] [INFO ] Flatten gal took : 0 ms
[2023-03-09 09:42:02] [INFO ] Flatten gal took : 0 ms
[2023-03-09 09:42:02] [INFO ] Input system was already deterministic with 2 transitions.
Finished random walk after 11 steps, including 0 resets, run visited all 1 properties in 1 ms. (steps per millisecond=11 )
FORMULA BART-COL-010-CTLFireability-12 TRUE TECHNIQUES TOPOLOGICAL RANDOM_WALK
Starting structural reductions in LTL mode, iteration 0 : 132/132 places, 202/202 transitions.
Discarding 32 places :
Symmetric choice reduction at 0 with 32 rule applications. Total rules 32 place count 100 transition count 170
Iterating global reduction 0 with 32 rules applied. Total rules applied 64 place count 100 transition count 170
Discarding 27 places :
Symmetric choice reduction at 0 with 27 rule applications. Total rules 91 place count 73 transition count 143
Iterating global reduction 0 with 27 rules applied. Total rules applied 118 place count 73 transition count 143
Discarding 4 places :
Symmetric choice reduction at 0 with 4 rule applications. Total rules 122 place count 69 transition count 139
Iterating global reduction 0 with 4 rules applied. Total rules applied 126 place count 69 transition count 139
Discarding 3 places :
Symmetric choice reduction at 0 with 3 rule applications. Total rules 129 place count 66 transition count 136
Iterating global reduction 0 with 3 rules applied. Total rules applied 132 place count 66 transition count 136
Discarding 3 places :
Symmetric choice reduction at 0 with 3 rule applications. Total rules 135 place count 63 transition count 133
Iterating global reduction 0 with 3 rules applied. Total rules applied 138 place count 63 transition count 133
Discarding 3 places :
Symmetric choice reduction at 0 with 3 rule applications. Total rules 141 place count 60 transition count 130
Iterating global reduction 0 with 3 rules applied. Total rules applied 144 place count 60 transition count 130
Discarding 3 places :
Symmetric choice reduction at 0 with 3 rule applications. Total rules 147 place count 57 transition count 127
Iterating global reduction 0 with 3 rules applied. Total rules applied 150 place count 57 transition count 127
Discarding 3 places :
Symmetric choice reduction at 0 with 3 rule applications. Total rules 153 place count 54 transition count 124
Iterating global reduction 0 with 3 rules applied. Total rules applied 156 place count 54 transition count 124
Discarding 2 places :
Symmetric choice reduction at 0 with 2 rule applications. Total rules 158 place count 52 transition count 122
Iterating global reduction 0 with 2 rules applied. Total rules applied 160 place count 52 transition count 122
Discarding 2 places :
Symmetric choice reduction at 0 with 2 rule applications. Total rules 162 place count 50 transition count 120
Iterating global reduction 0 with 2 rules applied. Total rules applied 164 place count 50 transition count 120
Discarding 1 places :
Symmetric choice reduction at 0 with 1 rule applications. Total rules 165 place count 49 transition count 119
Iterating global reduction 0 with 1 rules applied. Total rules applied 166 place count 49 transition count 119
Applied a total of 166 rules in 6 ms. Remains 49 /132 variables (removed 83) and now considering 119/202 (removed 83) transitions.
Finished structural reductions in LTL mode , in 1 iterations and 6 ms. Remains : 49/132 places, 119/202 transitions.
[2023-03-09 09:42:02] [INFO ] Flatten gal took : 3 ms
[2023-03-09 09:42:02] [INFO ] Flatten gal took : 3 ms
[2023-03-09 09:42:02] [INFO ] Input system was already deterministic with 119 transitions.
Starting structural reductions in LTL mode, iteration 0 : 132/132 places, 202/202 transitions.
Applied a total of 0 rules in 1 ms. Remains 132 /132 variables (removed 0) and now considering 202/202 (removed 0) transitions.
Finished structural reductions in LTL mode , in 1 iterations and 1 ms. Remains : 132/132 places, 202/202 transitions.
[2023-03-09 09:42:02] [INFO ] Flatten gal took : 5 ms
[2023-03-09 09:42:02] [INFO ] Flatten gal took : 18 ms
[2023-03-09 09:42:02] [INFO ] Input system was already deterministic with 202 transitions.
Starting structural reductions in LTL mode, iteration 0 : 132/132 places, 202/202 transitions.
Applied a total of 0 rules in 1 ms. Remains 132 /132 variables (removed 0) and now considering 202/202 (removed 0) transitions.
Finished structural reductions in LTL mode , in 1 iterations and 1 ms. Remains : 132/132 places, 202/202 transitions.
[2023-03-09 09:42:02] [INFO ] Flatten gal took : 5 ms
[2023-03-09 09:42:02] [INFO ] Flatten gal took : 5 ms
[2023-03-09 09:42:02] [INFO ] Input system was already deterministic with 202 transitions.
[2023-03-09 09:42:02] [INFO ] Flatten gal took : 15 ms
[2023-03-09 09:42:02] [INFO ] Flatten gal took : 15 ms
[2023-03-09 09:42:02] [INFO ] Export to MCC of 15 properties in file /home/mcc/execution/CTLFireability.sr.xml took 27 ms.
[2023-03-09 09:42:02] [INFO ] Export to PNML in file /home/mcc/execution/model.sr.pnml of net with 132 places, 202 transitions and 404 arcs took 1 ms.
Total runtime 3999 ms.
There are residual formulas that ITS could not solve within timeout
starting LoLA
BK_INPUT BART-COL-010
BK_EXAMINATION: CTLFireability
bin directory: /home/mcc/BenchKit/bin//../reducer/bin//../../lola/bin/
current directory: /home/mcc/execution/376
CTLFireability
FORMULA BART-COL-010-CTLFireability-00 FALSE TECHNIQUES COLLATERAL_PROCESSING EXPLICIT TOPOLOGICAL STATE_COMPRESSION STUBBORN_SETS USE_NUPN UNFOLDING_TO_PT
FORMULA BART-COL-010-CTLFireability-15 FALSE TECHNIQUES COLLATERAL_PROCESSING EXPLICIT TOPOLOGICAL STATE_COMPRESSION STUBBORN_SETS USE_NUPN UNFOLDING_TO_PT
FORMULA BART-COL-010-CTLFireability-14 TRUE TECHNIQUES COLLATERAL_PROCESSING EXPLICIT TOPOLOGICAL STATE_COMPRESSION STUBBORN_SETS USE_NUPN UNFOLDING_TO_PT
FORMULA BART-COL-010-CTLFireability-13 FALSE TECHNIQUES COLLATERAL_PROCESSING EXPLICIT TOPOLOGICAL STATE_COMPRESSION STUBBORN_SETS USE_NUPN UNFOLDING_TO_PT
FORMULA BART-COL-010-CTLFireability-11 TRUE TECHNIQUES COLLATERAL_PROCESSING EXPLICIT TOPOLOGICAL STATE_COMPRESSION STUBBORN_SETS USE_NUPN UNFOLDING_TO_PT
FORMULA BART-COL-010-CTLFireability-10 TRUE TECHNIQUES COLLATERAL_PROCESSING EXPLICIT TOPOLOGICAL STATE_COMPRESSION STUBBORN_SETS USE_NUPN UNFOLDING_TO_PT
FORMULA BART-COL-010-CTLFireability-09 TRUE TECHNIQUES COLLATERAL_PROCESSING EXPLICIT TOPOLOGICAL STATE_COMPRESSION STUBBORN_SETS USE_NUPN UNFOLDING_TO_PT
FORMULA BART-COL-010-CTLFireability-06 TRUE TECHNIQUES COLLATERAL_PROCESSING EXPLICIT TOPOLOGICAL STATE_COMPRESSION STUBBORN_SETS USE_NUPN UNFOLDING_TO_PT
FORMULA BART-COL-010-CTLFireability-03 TRUE TECHNIQUES COLLATERAL_PROCESSING EXPLICIT TOPOLOGICAL STATE_COMPRESSION STUBBORN_SETS USE_NUPN UNFOLDING_TO_PT
FORMULA BART-COL-010-CTLFireability-01 TRUE TECHNIQUES COLLATERAL_PROCESSING EXPLICIT TOPOLOGICAL STATE_COMPRESSION STUBBORN_SETS USE_NUPN UNFOLDING_TO_PT
FORMULA BART-COL-010-CTLFireability-05 TRUE TECHNIQUES COLLATERAL_PROCESSING EXPLICIT TOPOLOGICAL STATE_COMPRESSION STUBBORN_SETS USE_NUPN UNFOLDING_TO_PT
FORMULA BART-COL-010-CTLFireability-02 TRUE TECHNIQUES COLLATERAL_PROCESSING EXPLICIT TOPOLOGICAL STATE_COMPRESSION STUBBORN_SETS USE_NUPN UNFOLDING_TO_PT
BK_STOP 1678355048899
--------------------
content from stderr:
+ ulimit -s 65536
+ [[ -z '' ]]
+ export LTSMIN_MEM_SIZE=8589934592
+ LTSMIN_MEM_SIZE=8589934592
+ export PYTHONPATH=/home/mcc/BenchKit/itstools/pylibs
+ PYTHONPATH=/home/mcc/BenchKit/itstools/pylibs
+ export LD_LIBRARY_PATH=/home/mcc/BenchKit/itstools/pylibs:
+ LD_LIBRARY_PATH=/home/mcc/BenchKit/itstools/pylibs:
++ sed s/.jar//
++ perl -pe 's/.*\.//g'
++ ls /home/mcc/BenchKit/bin//../reducer/bin//../../itstools//itstools/plugins/fr.lip6.move.gal.application.pnmcc_1.0.0.202303021504.jar
+ VERSION=202303021504
+ echo 'Running Version 202303021504'
+ /home/mcc/BenchKit/bin//../reducer/bin//../../itstools//itstools/its-tools -pnfolder /home/mcc/execution -examination CTLFireability -timeout 360 -rebuildPNML
lola: MEM LIMIT 32
lola: MEM LIMIT 5
lola: NET
lola: input: PNML file (--pnmlnet)
lola: reading net from /home/mcc/execution/376/model.pnml
lola: reading pnml
lola: PNML file contains place/transition net
lola: finished parsing
lola: closed net file /home/mcc/execution/376/model.pnml
lola: Reading formula.
lola: Using XML format (--xmlformula)
lola: reading XML formula
lola: reading formula from /home/mcc/execution/376/CTLFireability.xml
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:553
lola: rewrite Frontend/Parser/formula_rewrite.k:553
lola: rewrite Frontend/Parser/formula_rewrite.k:553
lola: rewrite Frontend/Parser/formula_rewrite.k:553
lola: rewrite Frontend/Parser/formula_rewrite.k:553
lola: rewrite Frontend/Parser/formula_rewrite.k:553
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:325
lola: rewrite Frontend/Parser/formula_rewrite.k:337
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: RELEASE
lola: rewrite Frontend/Parser/formula_rewrite.k:553
lola: rewrite Frontend/Parser/formula_rewrite.k:553
lola: rewrite Frontend/Parser/formula_rewrite.k:553
lola: rewrite Frontend/Parser/formula_rewrite.k:553
lola: rewrite Frontend/Parser/formula_rewrite.k:553
lola: rewrite Frontend/Parser/formula_rewrite.k:553
lola: rewrite Frontend/Parser/formula_rewrite.k:553
lola: rewrite Frontend/Parser/formula_rewrite.k:547
lola: rewrite Frontend/Parser/formula_rewrite.k:394
lola: rewrite Frontend/Parser/formula_rewrite.k:547
lola: rewrite Frontend/Parser/formula_rewrite.k:394
lola: rewrite Frontend/Parser/formula_rewrite.k:547
lola: rewrite Frontend/Parser/formula_rewrite.k:394
lola: rewrite Frontend/Parser/formula_rewrite.k:547
lola: rewrite Frontend/Parser/formula_rewrite.k:394
lola: rewrite Frontend/Parser/formula_rewrite.k:547
lola: rewrite Frontend/Parser/formula_rewrite.k:394
lola: rewrite Frontend/Parser/formula_rewrite.k:547
lola: rewrite Frontend/Parser/formula_rewrite.k:394
lola: rewrite Frontend/Parser/formula_rewrite.k:547
lola: rewrite Frontend/Parser/formula_rewrite.k:394
lola: rewrite Frontend/Parser/formula_rewrite.k:394
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:397
lola: rewrite Frontend/Parser/formula_rewrite.k:544
lola: rewrite Frontend/Parser/formula_rewrite.k:544
lola: rewrite Frontend/Parser/formula_rewrite.k:397
lola: rewrite Frontend/Parser/formula_rewrite.k:388
lola: rewrite Frontend/Parser/formula_rewrite.k:550
lola: rewrite Frontend/Parser/formula_rewrite.k:550
lola: rewrite Frontend/Parser/formula_rewrite.k:550
lola: rewrite Frontend/Parser/formula_rewrite.k:550
lola: rewrite Frontend/Parser/formula_rewrite.k:322
lola: rewrite Frontend/Parser/formula_rewrite.k:337
lola: rewrite Frontend/Parser/formula_rewrite.k:325
lola: rewrite Frontend/Parser/formula_rewrite.k:337
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:314
lola: rewrite Frontend/Parser/formula_rewrite.k:322
lola: rewrite Frontend/Parser/formula_rewrite.k:328
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:325
lola: rewrite Frontend/Parser/formula_rewrite.k:337
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:325
lola: rewrite Frontend/Parser/formula_rewrite.k:334
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: RELEASE
lola: RELEASE
lola: RELEASE
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:253
lola: rewrite Frontend/Parser/formula_rewrite.k:547
lola: rewrite Frontend/Parser/formula_rewrite.k:454
lola: rewrite Frontend/Parser/formula_rewrite.k:547
lola: rewrite Frontend/Parser/formula_rewrite.k:547
lola: rewrite Frontend/Parser/formula_rewrite.k:547
lola: rewrite Frontend/Parser/formula_rewrite.k:547
lola: rewrite Frontend/Parser/formula_rewrite.k:547
lola: rewrite Frontend/Parser/formula_rewrite.k:547
lola: rewrite Frontend/Parser/formula_rewrite.k:98
lola: rewrite Frontend/Parser/formula_rewrite.k:129
lola: rewrite Frontend/Parser/formula_rewrite.k:553
lola: rewrite Frontend/Parser/formula_rewrite.k:325
lola: rewrite Frontend/Parser/formula_rewrite.k:334
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: rewrite Frontend/Parser/formula_rewrite.k:322
lola: rewrite Frontend/Parser/formula_rewrite.k:331
lola: rewrite Frontend/Parser/formula_rewrite.k:296
lola: Created skeleton in 0.000000 secs.
lola: Created skeleton in 0.000000 secs.
lola: Created skeleton in 0.000000 secs.
lola: Created skeleton in 0.000000 secs.
lola: Rule S: 0 transitions removed,0 places removed
lola: Created skeleton in 0.000000 secs.
lola: Created skeleton in 0.000000 secs.
lola: Created skeleton in 0.000000 secs.
lola: Created skeleton in 0.000000 secs.
lola: Created skeleton in 0.000000 secs.
lola: Created skeleton in 0.000000 secs.
lola: Created skeleton in 0.000000 secs.
lola: Created skeleton in 0.000000 secs.
lola: Created skeleton in 0.000000 secs.
lola: rewrite Frontend/Parser/formula_rewrite.k:813
lola: rewrite Frontend/Parser/formula_rewrite.k:808
lola: rewrite Frontend/Parser/formula_rewrite.k:811
lola: rewrite Frontend/Parser/formula_rewrite.k:812
lola: rewrite Frontend/Parser/formula_rewrite.k:812
lola: rewrite Frontend/Parser/formula_rewrite.k:813
lola: rewrite Frontend/Parser/formula_rewrite.k:812
lola: rewrite Frontend/Parser/formula_rewrite.k:813
lola: LAUNCH task # 1 (type EXCL) for 0 BART-COL-010-CTLFireability-00
lola: time limit : 156 sec
lola: memory limit: 32 pages
lola: FINISHED task # 1 (type EXCL) for BART-COL-010-CTLFireability-00
lola: result : false
lola: markings : 139
lola: fired transitions : 141
lola: time used : 0.000000
lola: memory pages used : 1
lola: rewrite Frontend/Parser/formula_rewrite.k:807
lola: rewrite Frontend/Parser/formula_rewrite.k:813
lola: rewrite Frontend/Parser/formula_rewrite.k:812
lola: rewrite Frontend/Parser/formula_rewrite.k:806
lola: LAUNCH task # 34 (type EXCL) for 33 BART-COL-010-CTLFireability-07
lola: time limit : 163 sec
lola: memory limit: 32 pages
lola: rewrite Frontend/Parser/formula_rewrite.k:814
lola: rewrite Frontend/Parser/formula_rewrite.k:807
lola: rewrite Frontend/Parser/formula_rewrite.k:813
lola: rewrite Frontend/Parser/formula_rewrite.k:753
lola: rewrite Frontend/Parser/formula_rewrite.k:787
lola: rewrite Frontend/Parser/formula_rewrite.k:815
lola: rewrite Frontend/Parser/formula_rewrite.k:806
lola: rewrite Frontend/Parser/formula_rewrite.k:808
lola: rewrite Frontend/Parser/formula_rewrite.k:808
lola: rewrite Frontend/Parser/formula_rewrite.k:807
lola: rewrite Frontend/Parser/formula_rewrite.k:814
lola: rewrite Frontend/Parser/formula_rewrite.k:808
lola: rewrite Frontend/Parser/formula_rewrite.k:807
lola: rewrite Frontend/Parser/formula_rewrite.k:811
lola: rewrite Frontend/Parser/formula_rewrite.k:808
lola: rewrite Frontend/Parser/formula_rewrite.k:814
lola: rewrite Frontend/Parser/formula_rewrite.k:812
lola: rewrite Frontend/Parser/formula_rewrite.k:809
lola: rewrite Frontend/Parser/formula_rewrite.k:812
lola: rewrite Frontend/Parser/formula_rewrite.k:812
lola: rewrite Frontend/Parser/formula_rewrite.k:806
lola: rewrite Frontend/Parser/formula_rewrite.k:815
lola: rewrite Frontend/Parser/formula_rewrite.k:812
lola: rewrite Frontend/Parser/formula_rewrite.k:815
lola: rewrite Frontend/Parser/formula_rewrite.k:810
lola: Created skeleton in 0.000000 secs.
lola: rewrite Frontend/Parser/formula_rewrite.k:812
lola: rewrite Frontend/Parser/formula_rewrite.k:806
lola: rewrite Frontend/Parser/formula_rewrite.k:808
lola: rewrite Frontend/Parser/formula_rewrite.k:814
lola: rewrite Frontend/Parser/formula_rewrite.k:809
lola: rewrite Frontend/Parser/formula_rewrite.k:806
lola: rewrite Frontend/Parser/formula_rewrite.k:814
lola: rewrite Frontend/Parser/formula_rewrite.k:809
lola: rewrite Frontend/Parser/formula_rewrite.k:813
lola: rewrite Frontend/Parser/formula_rewrite.k:807
lola: rewrite Frontend/Parser/formula_rewrite.k:807
lola: rewrite Frontend/Parser/formula_rewrite.k:813
lola: rewrite Frontend/Parser/formula_rewrite.k:808
lola: rewrite Frontend/Parser/formula_rewrite.k:812
lola: rewrite Frontend/Parser/formula_rewrite.k:807
lola: rewrite Frontend/Parser/formula_rewrite.k:807
lola: rewrite Frontend/Parser/formula_rewrite.k:807
lola: rewrite Frontend/Parser/formula_rewrite.k:807
lola: rewrite Frontend/Parser/formula_rewrite.k:807
lola: rewrite Frontend/Parser/formula_rewrite.k:807
lola: rewrite Frontend/Parser/formula_rewrite.k:807
lola: rewrite Frontend/Parser/formula_rewrite.k:814
lola: rewrite Frontend/Parser/formula_rewrite.k:812
lola: rewrite Frontend/Parser/formula_rewrite.k:812
lola: rewrite Frontend/Parser/formula_rewrite.k:809
lola: rewrite Frontend/Parser/formula_rewrite.k:806
lola: rewrite Frontend/Parser/formula_rewrite.k:807
lola: rewrite Frontend/Parser/formula_rewrite.k:806
lola: rewrite Frontend/Parser/formula_rewrite.k:807
lola: rewrite Frontend/Parser/formula_rewrite.k:806
lola: rewrite Frontend/Parser/formula_rewrite.k:807
lola: rewrite Frontend/Parser/formula_rewrite.k:806
lola: rewrite Frontend/Parser/formula_rewrite.k:807
lola: rewrite Frontend/Parser/formula_rewrite.k:806
lola: rewrite Frontend/Parser/formula_rewrite.k:807
lola: rewrite Frontend/Parser/formula_rewrite.k:806
lola: rewrite Frontend/Parser/formula_rewrite.k:807
lola: rewrite Frontend/Parser/formula_rewrite.k:806
lola: rewrite Frontend/Parser/formula_rewrite.k:807
lola: rewrite Frontend/Parser/formula_rewrite.k:808
lola: rewrite Frontend/Parser/formula_rewrite.k:806
lola: rewrite Frontend/Parser/formula_rewrite.k:807
lola: rewrite Frontend/Parser/formula_rewrite.k:812
lola: rewrite Frontend/Parser/formula_rewrite.k:812
lola: rewrite Frontend/Parser/formula_rewrite.k:808
lola: rewrite Frontend/Parser/formula_rewrite.k:808
lola: rewrite Frontend/Parser/formula_rewrite.k:806
lola: rewrite Frontend/Parser/formula_rewrite.k:806
lola: rewrite Frontend/Parser/formula_rewrite.k:806
lola: rewrite Frontend/Parser/formula_rewrite.k:806
lola: rewrite Frontend/Parser/formula_rewrite.k:806
lola: rewrite Frontend/Parser/formula_rewrite.k:806
lola: rewrite Frontend/Parser/formula_rewrite.k:806
lola: rewrite Frontend/Parser/formula_rewrite.k:806
lola: rewrite Frontend/Parser/formula_rewrite.k:807
lola: rewrite Frontend/Parser/formula_rewrite.k:807
lola: rewrite Frontend/Parser/formula_rewrite.k:808
lola: rewrite Frontend/Parser/formula_rewrite.k:809
lola: rewrite Frontend/Parser/formula_rewrite.k:812
lola: rewrite Frontend/Parser/formula_rewrite.k:812
lola: rewrite Frontend/Parser/formula_rewrite.k:812
lola: rewrite Frontend/Parser/formula_rewrite.k:812
lola: rewrite Frontend/Parser/formula_rewrite.k:812
lola: rewrite Frontend/Parser/formula_rewrite.k:807
lola: rewrite Frontend/Parser/formula_rewrite.k:812
lola: rewrite Frontend/Parser/formula_rewrite.k:806
lola: Created skeleton in 0.000000 secs.
lola: Created skeleton in 0.000000 secs.
lola: Created skeleton in 1.000000 secs.
lola: rewrite Frontend/Parser/formula_rewrite.k:703
lola: Created skeleton in 0.000000 secs.
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
BART-COL-010-CTLFireability-00: CTL false CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
BART-COL-010-CTLFireability-01: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-02: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-03: DISJ 0 4 0 0 4 0 0 0
BART-COL-010-CTLFireability-04: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-05: AGEF 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-06: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-07: CTL 0 0 1 0 1 0 0 0
BART-COL-010-CTLFireability-08: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-09: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-10: LTL/CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-11: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-13: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-14: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-15: CTL 0 1 0 0 1 0 0 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
34 CTL EXCL 5/211 4/32 BART-COL-010-CTLFireability-07 681035 m, 136207 m/sec, 2842767 t fired, .
Time elapsed: 6 secs. Pages in use: 4
# running tasks: 1 of 4 Visible: 15
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
BART-COL-010-CTLFireability-00: CTL false CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
BART-COL-010-CTLFireability-01: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-02: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-03: DISJ 0 4 0 0 4 0 0 0
BART-COL-010-CTLFireability-04: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-05: AGEF 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-06: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-07: CTL 0 0 1 0 1 0 0 0
BART-COL-010-CTLFireability-08: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-09: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-10: LTL/CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-11: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-13: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-14: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-15: CTL 0 1 0 0 1 0 0 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
34 CTL EXCL 10/211 7/32 BART-COL-010-CTLFireability-07 1298702 m, 123533 m/sec, 5557475 t fired, .
Time elapsed: 11 secs. Pages in use: 7
# running tasks: 1 of 4 Visible: 15
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
BART-COL-010-CTLFireability-00: CTL false CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
BART-COL-010-CTLFireability-01: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-02: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-03: DISJ 0 4 0 0 4 0 0 0
BART-COL-010-CTLFireability-04: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-05: AGEF 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-06: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-07: CTL 0 0 1 0 1 0 0 0
BART-COL-010-CTLFireability-08: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-09: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-10: LTL/CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-11: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-13: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-14: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-15: CTL 0 1 0 0 1 0 0 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
34 CTL EXCL 15/211 10/32 BART-COL-010-CTLFireability-07 1880152 m, 116290 m/sec, 8186784 t fired, .
Time elapsed: 16 secs. Pages in use: 10
# running tasks: 1 of 4 Visible: 15
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
BART-COL-010-CTLFireability-00: CTL false CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
BART-COL-010-CTLFireability-01: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-02: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-03: DISJ 0 4 0 0 4 0 0 0
BART-COL-010-CTLFireability-04: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-05: AGEF 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-06: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-07: CTL 0 0 1 0 1 0 0 0
BART-COL-010-CTLFireability-08: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-09: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-10: LTL/CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-11: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-13: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-14: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-15: CTL 0 1 0 0 1 0 0 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
34 CTL EXCL 20/211 13/32 BART-COL-010-CTLFireability-07 2442590 m, 112487 m/sec, 10747851 t fired, .
Time elapsed: 21 secs. Pages in use: 13
# running tasks: 1 of 4 Visible: 15
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
BART-COL-010-CTLFireability-00: CTL false CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
BART-COL-010-CTLFireability-01: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-02: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-03: DISJ 0 4 0 0 4 0 0 0
BART-COL-010-CTLFireability-04: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-05: AGEF 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-06: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-07: CTL 0 0 1 0 1 0 0 0
BART-COL-010-CTLFireability-08: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-09: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-10: LTL/CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-11: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-13: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-14: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-15: CTL 0 1 0 0 1 0 0 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
34 CTL EXCL 25/211 16/32 BART-COL-010-CTLFireability-07 2982225 m, 107927 m/sec, 13264534 t fired, .
Time elapsed: 26 secs. Pages in use: 16
# running tasks: 1 of 4 Visible: 15
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
BART-COL-010-CTLFireability-00: CTL false CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
BART-COL-010-CTLFireability-01: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-02: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-03: DISJ 0 4 0 0 4 0 0 0
BART-COL-010-CTLFireability-04: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-05: AGEF 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-06: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-07: CTL 0 0 1 0 1 0 0 0
BART-COL-010-CTLFireability-08: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-09: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-10: LTL/CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-11: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-13: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-14: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-15: CTL 0 1 0 0 1 0 0 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
34 CTL EXCL 30/211 19/32 BART-COL-010-CTLFireability-07 3503556 m, 104266 m/sec, 15716470 t fired, .
Time elapsed: 31 secs. Pages in use: 19
# running tasks: 1 of 4 Visible: 15
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
BART-COL-010-CTLFireability-00: CTL false CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
BART-COL-010-CTLFireability-01: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-02: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-03: DISJ 0 4 0 0 4 0 0 0
BART-COL-010-CTLFireability-04: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-05: AGEF 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-06: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-07: CTL 0 0 1 0 1 0 0 0
BART-COL-010-CTLFireability-08: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-09: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-10: LTL/CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-11: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-13: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-14: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-15: CTL 0 1 0 0 1 0 0 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
34 CTL EXCL 35/211 21/32 BART-COL-010-CTLFireability-07 4011881 m, 101665 m/sec, 18139246 t fired, .
Time elapsed: 36 secs. Pages in use: 21
# running tasks: 1 of 4 Visible: 15
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
BART-COL-010-CTLFireability-00: CTL false CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
BART-COL-010-CTLFireability-01: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-02: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-03: DISJ 0 4 0 0 4 0 0 0
BART-COL-010-CTLFireability-04: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-05: AGEF 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-06: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-07: CTL 0 0 1 0 1 0 0 0
BART-COL-010-CTLFireability-08: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-09: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-10: LTL/CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-11: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-13: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-14: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-15: CTL 0 1 0 0 1 0 0 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
34 CTL EXCL 40/211 24/32 BART-COL-010-CTLFireability-07 4506148 m, 98853 m/sec, 20520512 t fired, .
Time elapsed: 41 secs. Pages in use: 24
# running tasks: 1 of 4 Visible: 15
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
BART-COL-010-CTLFireability-00: CTL false CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
BART-COL-010-CTLFireability-01: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-02: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-03: DISJ 0 4 0 0 4 0 0 0
BART-COL-010-CTLFireability-04: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-05: AGEF 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-06: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-07: CTL 0 0 1 0 1 0 0 0
BART-COL-010-CTLFireability-08: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-09: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-10: LTL/CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-11: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-13: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-14: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-15: CTL 0 1 0 0 1 0 0 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
34 CTL EXCL 45/211 26/32 BART-COL-010-CTLFireability-07 4999265 m, 98623 m/sec, 22887458 t fired, .
Time elapsed: 46 secs. Pages in use: 26
# running tasks: 1 of 4 Visible: 15
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
BART-COL-010-CTLFireability-00: CTL false CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
BART-COL-010-CTLFireability-01: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-02: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-03: DISJ 0 4 0 0 4 0 0 0
BART-COL-010-CTLFireability-04: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-05: AGEF 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-06: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-07: CTL 0 0 1 0 1 0 0 0
BART-COL-010-CTLFireability-08: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-09: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-10: LTL/CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-11: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-13: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-14: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-15: CTL 0 1 0 0 1 0 0 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
34 CTL EXCL 50/211 29/32 BART-COL-010-CTLFireability-07 5478975 m, 95942 m/sec, 25247024 t fired, .
Time elapsed: 51 secs. Pages in use: 29
# running tasks: 1 of 4 Visible: 15
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
BART-COL-010-CTLFireability-00: CTL false CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
BART-COL-010-CTLFireability-01: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-02: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-03: DISJ 0 4 0 0 4 0 0 0
BART-COL-010-CTLFireability-04: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-05: AGEF 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-06: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-07: CTL 0 0 1 0 1 0 0 0
BART-COL-010-CTLFireability-08: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-09: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-10: LTL/CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-11: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-13: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-14: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-15: CTL 0 1 0 0 1 0 0 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
34 CTL EXCL 55/211 31/32 BART-COL-010-CTLFireability-07 5954479 m, 95100 m/sec, 27570637 t fired, .
Time elapsed: 56 secs. Pages in use: 31
# running tasks: 1 of 4 Visible: 15
lola: CANCELED task # 34 (type EXCL) for BART-COL-010-CTLFireability-07 (memory limit exceeded)
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
BART-COL-010-CTLFireability-00: CTL false CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
BART-COL-010-CTLFireability-01: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-02: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-03: DISJ 0 4 0 0 4 0 0 0
BART-COL-010-CTLFireability-04: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-05: AGEF 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-06: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
BART-COL-010-CTLFireability-08: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-09: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-10: LTL/CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-11: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-13: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-14: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-15: CTL 0 1 0 0 1 0 0 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
Time elapsed: 61 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 15
lola: LAUNCH task # 57 (type EXCL) for 9 BART-COL-010-CTLFireability-03
lola: time limit : 221 sec
lola: memory limit: 32 pages
lola: FINISHED task # 57 (type EXCL) for BART-COL-010-CTLFireability-03
lola: result : true
lola: markings : 2
lola: fired transitions : 1
lola: time used : 0.000000
lola: memory pages used : 1
lola: LAUNCH task # 55 (type EXCL) for 54 BART-COL-010-CTLFireability-15
lola: time limit : 272 sec
lola: memory limit: 32 pages
lola: FINISHED task # 55 (type EXCL) for BART-COL-010-CTLFireability-15
lola: result : false
lola: markings : 12
lola: fired transitions : 12
lola: time used : 0.000000
lola: memory pages used : 1
lola: LAUNCH task # 52 (type EXCL) for 51 BART-COL-010-CTLFireability-14
lola: time limit : 294 sec
lola: memory limit: 32 pages
lola: FINISHED task # 52 (type EXCL) for BART-COL-010-CTLFireability-14
lola: result : true
lola: markings : 240
lola: fired transitions : 270
lola: time used : 0.000000
lola: memory pages used : 1
lola: LAUNCH task # 49 (type EXCL) for 48 BART-COL-010-CTLFireability-13
lola: time limit : 321 sec
lola: memory limit: 32 pages
lola: FINISHED task # 49 (type EXCL) for BART-COL-010-CTLFireability-13
lola: result : false
lola: markings : 738
lola: fired transitions : 1367
lola: time used : 0.000000
lola: memory pages used : 1
lola: LAUNCH task # 46 (type EXCL) for 45 BART-COL-010-CTLFireability-11
lola: time limit : 353 sec
lola: memory limit: 32 pages
lola: FINISHED task # 46 (type EXCL) for BART-COL-010-CTLFireability-11
lola: result : true
lola: markings : 23
lola: fired transitions : 23
lola: time used : 0.000000
lola: memory pages used : 1
lola: LAUNCH task # 43 (type EXCL) for 42 BART-COL-010-CTLFireability-10
lola: time limit : 393 sec
lola: memory limit: 32 pages
lola: FINISHED task # 43 (type EXCL) for BART-COL-010-CTLFireability-10
lola: result : true
lola: time used : 0.000000
lola: memory pages used : 1
lola: LAUNCH task # 40 (type EXCL) for 39 BART-COL-010-CTLFireability-09
lola: time limit : 442 sec
lola: memory limit: 32 pages
lola: FINISHED task # 40 (type EXCL) for BART-COL-010-CTLFireability-09
lola: result : true
lola: markings : 157
lola: fired transitions : 228
lola: time used : 0.000000
lola: memory pages used : 1
lola: LAUNCH task # 37 (type EXCL) for 36 BART-COL-010-CTLFireability-08
lola: time limit : 505 sec
lola: memory limit: 32 pages
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
BART-COL-010-CTLFireability-00: CTL false CTL model checker
BART-COL-010-CTLFireability-09: CTL true CTL model checker
BART-COL-010-CTLFireability-10: LTL/CTL true CTL model checker
BART-COL-010-CTLFireability-11: CTL true CTL model checker
BART-COL-010-CTLFireability-13: CTL false CTL model checker
BART-COL-010-CTLFireability-14: CTL true CTL model checker
BART-COL-010-CTLFireability-15: CTL false CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
BART-COL-010-CTLFireability-01: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-02: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-03: DISJ 0 1 0 0 5 0 0 2
BART-COL-010-CTLFireability-04: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-05: AGEF 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-06: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
BART-COL-010-CTLFireability-08: CTL 0 0 1 0 1 0 0 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 CTL EXCL 5/505 9/32 BART-COL-010-CTLFireability-08 1785753 m, 357150 m/sec, 2214299 t fired, .
Time elapsed: 66 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 15
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
BART-COL-010-CTLFireability-00: CTL false CTL model checker
BART-COL-010-CTLFireability-09: CTL true CTL model checker
BART-COL-010-CTLFireability-10: LTL/CTL true CTL model checker
BART-COL-010-CTLFireability-11: CTL true CTL model checker
BART-COL-010-CTLFireability-13: CTL false CTL model checker
BART-COL-010-CTLFireability-14: CTL true CTL model checker
BART-COL-010-CTLFireability-15: CTL false CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
BART-COL-010-CTLFireability-01: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-02: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-03: DISJ 0 1 0 0 5 0 0 2
BART-COL-010-CTLFireability-04: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-05: AGEF 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-06: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
BART-COL-010-CTLFireability-08: CTL 0 0 1 0 1 0 0 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 CTL EXCL 10/505 16/32 BART-COL-010-CTLFireability-08 3285733 m, 299996 m/sec, 4079545 t fired, .
Time elapsed: 71 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 15
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
BART-COL-010-CTLFireability-00: CTL false CTL model checker
BART-COL-010-CTLFireability-09: CTL true CTL model checker
BART-COL-010-CTLFireability-10: LTL/CTL true CTL model checker
BART-COL-010-CTLFireability-11: CTL true CTL model checker
BART-COL-010-CTLFireability-13: CTL false CTL model checker
BART-COL-010-CTLFireability-14: CTL true CTL model checker
BART-COL-010-CTLFireability-15: CTL false CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
BART-COL-010-CTLFireability-01: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-02: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-03: DISJ 0 1 0 0 5 0 0 2
BART-COL-010-CTLFireability-04: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-05: AGEF 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-06: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
BART-COL-010-CTLFireability-08: CTL 0 0 1 0 1 0 0 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 CTL EXCL 15/505 22/32 BART-COL-010-CTLFireability-08 4716402 m, 286133 m/sec, 5882607 t fired, .
Time elapsed: 76 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 15
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
BART-COL-010-CTLFireability-00: CTL false CTL model checker
BART-COL-010-CTLFireability-09: CTL true CTL model checker
BART-COL-010-CTLFireability-10: LTL/CTL true CTL model checker
BART-COL-010-CTLFireability-11: CTL true CTL model checker
BART-COL-010-CTLFireability-13: CTL false CTL model checker
BART-COL-010-CTLFireability-14: CTL true CTL model checker
BART-COL-010-CTLFireability-15: CTL false CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
BART-COL-010-CTLFireability-01: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-02: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-03: DISJ 0 1 0 0 5 0 0 2
BART-COL-010-CTLFireability-04: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-05: AGEF 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-06: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
BART-COL-010-CTLFireability-08: CTL 0 0 1 0 1 0 0 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
37 CTL EXCL 20/505 29/32 BART-COL-010-CTLFireability-08 6046877 m, 266095 m/sec, 7563162 t fired, .
Time elapsed: 81 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 15
lola: CANCELED task # 37 (type EXCL) for BART-COL-010-CTLFireability-08 (memory limit exceeded)
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
BART-COL-010-CTLFireability-00: CTL false CTL model checker
BART-COL-010-CTLFireability-09: CTL true CTL model checker
BART-COL-010-CTLFireability-10: LTL/CTL true CTL model checker
BART-COL-010-CTLFireability-11: CTL true CTL model checker
BART-COL-010-CTLFireability-13: CTL false CTL model checker
BART-COL-010-CTLFireability-14: CTL true CTL model checker
BART-COL-010-CTLFireability-15: CTL false CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
BART-COL-010-CTLFireability-01: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-02: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-03: DISJ 0 1 0 0 5 0 0 2
BART-COL-010-CTLFireability-04: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-05: AGEF 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-06: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
BART-COL-010-CTLFireability-08: CTL 0 0 0 0 1 0 1 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
Time elapsed: 86 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 15
lola: LAUNCH task # 31 (type EXCL) for 30 BART-COL-010-CTLFireability-06
lola: time limit : 585 sec
lola: memory limit: 32 pages
lola: FINISHED task # 31 (type EXCL) for BART-COL-010-CTLFireability-06
lola: result : true
lola: markings : 240
lola: fired transitions : 264
lola: time used : 0.000000
lola: memory pages used : 1
lola: LAUNCH task # 12 (type EXCL) for 9 BART-COL-010-CTLFireability-03
lola: time limit : 702 sec
lola: memory limit: 32 pages
lola: FINISHED task # 12 (type EXCL) for BART-COL-010-CTLFireability-03
lola: result : true
lola: markings : 36
lola: fired transitions : 53
lola: time used : 0.000000
lola: memory pages used : 1
lola: LAUNCH task # 4 (type EXCL) for 3 BART-COL-010-CTLFireability-01
lola: time limit : 878 sec
lola: memory limit: 32 pages
lola: FINISHED task # 4 (type EXCL) for BART-COL-010-CTLFireability-01
lola: result : true
lola: markings : 97990
lola: fired transitions : 190874
lola: time used : 1.000000
lola: memory pages used : 1
lola: LAUNCH task # 28 (type EXCL) for 27 BART-COL-010-CTLFireability-05
lola: time limit : 1171 sec
lola: memory limit: 32 pages
lola: FINISHED task # 28 (type EXCL) for BART-COL-010-CTLFireability-05
lola: result : true
lola: markings : 11
lola: fired transitions : 11
lola: time used : 0.000000
lola: memory pages used : 1
lola: LAUNCH task # 25 (type EXCL) for 24 BART-COL-010-CTLFireability-04
lola: time limit : 1756 sec
lola: memory limit: 32 pages
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
BART-COL-010-CTLFireability-00: CTL false CTL model checker
BART-COL-010-CTLFireability-01: CTL true CTL model checker
BART-COL-010-CTLFireability-03: DISJ true CTL model checker
BART-COL-010-CTLFireability-05: AGEF true tscc_search
BART-COL-010-CTLFireability-06: CTL true CTL model checker
BART-COL-010-CTLFireability-09: CTL true CTL model checker
BART-COL-010-CTLFireability-10: LTL/CTL true CTL model checker
BART-COL-010-CTLFireability-11: CTL true CTL model checker
BART-COL-010-CTLFireability-13: CTL false CTL model checker
BART-COL-010-CTLFireability-14: CTL true CTL model checker
BART-COL-010-CTLFireability-15: CTL false CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
BART-COL-010-CTLFireability-02: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-04: CTL 0 0 1 0 1 0 0 0
BART-COL-010-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
BART-COL-010-CTLFireability-08: CTL 0 0 0 0 1 0 1 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
25 CTL EXCL 4/1756 5/32 BART-COL-010-CTLFireability-04 833240 m, 166648 m/sec, 2869199 t fired, .
Time elapsed: 91 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 15
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
BART-COL-010-CTLFireability-00: CTL false CTL model checker
BART-COL-010-CTLFireability-01: CTL true CTL model checker
BART-COL-010-CTLFireability-03: DISJ true CTL model checker
BART-COL-010-CTLFireability-05: AGEF true tscc_search
BART-COL-010-CTLFireability-06: CTL true CTL model checker
BART-COL-010-CTLFireability-09: CTL true CTL model checker
BART-COL-010-CTLFireability-10: LTL/CTL true CTL model checker
BART-COL-010-CTLFireability-11: CTL true CTL model checker
BART-COL-010-CTLFireability-13: CTL false CTL model checker
BART-COL-010-CTLFireability-14: CTL true CTL model checker
BART-COL-010-CTLFireability-15: CTL false CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
BART-COL-010-CTLFireability-02: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-04: CTL 0 0 1 0 1 0 0 0
BART-COL-010-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
BART-COL-010-CTLFireability-08: CTL 0 0 0 0 1 0 1 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
25 CTL EXCL 9/1756 8/32 BART-COL-010-CTLFireability-04 1684064 m, 170164 m/sec, 5634025 t fired, .
Time elapsed: 96 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 15
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
BART-COL-010-CTLFireability-00: CTL false CTL model checker
BART-COL-010-CTLFireability-01: CTL true CTL model checker
BART-COL-010-CTLFireability-03: DISJ true CTL model checker
BART-COL-010-CTLFireability-05: AGEF true tscc_search
BART-COL-010-CTLFireability-06: CTL true CTL model checker
BART-COL-010-CTLFireability-09: CTL true CTL model checker
BART-COL-010-CTLFireability-10: LTL/CTL true CTL model checker
BART-COL-010-CTLFireability-11: CTL true CTL model checker
BART-COL-010-CTLFireability-13: CTL false CTL model checker
BART-COL-010-CTLFireability-14: CTL true CTL model checker
BART-COL-010-CTLFireability-15: CTL false CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
BART-COL-010-CTLFireability-02: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-04: CTL 0 0 1 0 1 0 0 0
BART-COL-010-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
BART-COL-010-CTLFireability-08: CTL 0 0 0 0 1 0 1 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
25 CTL EXCL 14/1756 13/32 BART-COL-010-CTLFireability-04 2527796 m, 168746 m/sec, 8531939 t fired, .
Time elapsed: 101 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 15
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
BART-COL-010-CTLFireability-00: CTL false CTL model checker
BART-COL-010-CTLFireability-01: CTL true CTL model checker
BART-COL-010-CTLFireability-03: DISJ true CTL model checker
BART-COL-010-CTLFireability-05: AGEF true tscc_search
BART-COL-010-CTLFireability-06: CTL true CTL model checker
BART-COL-010-CTLFireability-09: CTL true CTL model checker
BART-COL-010-CTLFireability-10: LTL/CTL true CTL model checker
BART-COL-010-CTLFireability-11: CTL true CTL model checker
BART-COL-010-CTLFireability-13: CTL false CTL model checker
BART-COL-010-CTLFireability-14: CTL true CTL model checker
BART-COL-010-CTLFireability-15: CTL false CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
BART-COL-010-CTLFireability-02: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-04: CTL 0 0 1 0 1 0 0 0
BART-COL-010-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
BART-COL-010-CTLFireability-08: CTL 0 0 0 0 1 0 1 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
25 CTL EXCL 19/1756 17/32 BART-COL-010-CTLFireability-04 3433573 m, 181155 m/sec, 11413457 t fired, .
Time elapsed: 106 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 15
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
BART-COL-010-CTLFireability-00: CTL false CTL model checker
BART-COL-010-CTLFireability-01: CTL true CTL model checker
BART-COL-010-CTLFireability-03: DISJ true CTL model checker
BART-COL-010-CTLFireability-05: AGEF true tscc_search
BART-COL-010-CTLFireability-06: CTL true CTL model checker
BART-COL-010-CTLFireability-09: CTL true CTL model checker
BART-COL-010-CTLFireability-10: LTL/CTL true CTL model checker
BART-COL-010-CTLFireability-11: CTL true CTL model checker
BART-COL-010-CTLFireability-13: CTL false CTL model checker
BART-COL-010-CTLFireability-14: CTL true CTL model checker
BART-COL-010-CTLFireability-15: CTL false CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
BART-COL-010-CTLFireability-02: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-04: CTL 0 0 1 0 1 0 0 0
BART-COL-010-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
BART-COL-010-CTLFireability-08: CTL 0 0 0 0 1 0 1 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
25 CTL EXCL 24/1756 21/32 BART-COL-010-CTLFireability-04 4273085 m, 167902 m/sec, 14148246 t fired, .
Time elapsed: 111 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 15
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
BART-COL-010-CTLFireability-00: CTL false CTL model checker
BART-COL-010-CTLFireability-01: CTL true CTL model checker
BART-COL-010-CTLFireability-03: DISJ true CTL model checker
BART-COL-010-CTLFireability-05: AGEF true tscc_search
BART-COL-010-CTLFireability-06: CTL true CTL model checker
BART-COL-010-CTLFireability-09: CTL true CTL model checker
BART-COL-010-CTLFireability-10: LTL/CTL true CTL model checker
BART-COL-010-CTLFireability-11: CTL true CTL model checker
BART-COL-010-CTLFireability-13: CTL false CTL model checker
BART-COL-010-CTLFireability-14: CTL true CTL model checker
BART-COL-010-CTLFireability-15: CTL false CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
BART-COL-010-CTLFireability-02: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-04: CTL 0 0 1 0 1 0 0 0
BART-COL-010-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
BART-COL-010-CTLFireability-08: CTL 0 0 0 0 1 0 1 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
25 CTL EXCL 29/1756 25/32 BART-COL-010-CTLFireability-04 5109860 m, 167355 m/sec, 17067230 t fired, .
Time elapsed: 116 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 15
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
BART-COL-010-CTLFireability-00: CTL false CTL model checker
BART-COL-010-CTLFireability-01: CTL true CTL model checker
BART-COL-010-CTLFireability-03: DISJ true CTL model checker
BART-COL-010-CTLFireability-05: AGEF true tscc_search
BART-COL-010-CTLFireability-06: CTL true CTL model checker
BART-COL-010-CTLFireability-09: CTL true CTL model checker
BART-COL-010-CTLFireability-10: LTL/CTL true CTL model checker
BART-COL-010-CTLFireability-11: CTL true CTL model checker
BART-COL-010-CTLFireability-13: CTL false CTL model checker
BART-COL-010-CTLFireability-14: CTL true CTL model checker
BART-COL-010-CTLFireability-15: CTL false CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
BART-COL-010-CTLFireability-02: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-04: CTL 0 0 1 0 1 0 0 0
BART-COL-010-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
BART-COL-010-CTLFireability-08: CTL 0 0 0 0 1 0 1 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
25 CTL EXCL 34/1756 29/32 BART-COL-010-CTLFireability-04 5883074 m, 154642 m/sec, 19835651 t fired, .
Time elapsed: 121 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 15
lola: CANCELED task # 25 (type EXCL) for BART-COL-010-CTLFireability-04 (memory limit exceeded)
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
BART-COL-010-CTLFireability-00: CTL false CTL model checker
BART-COL-010-CTLFireability-01: CTL true CTL model checker
BART-COL-010-CTLFireability-03: DISJ true CTL model checker
BART-COL-010-CTLFireability-05: AGEF true tscc_search
BART-COL-010-CTLFireability-06: CTL true CTL model checker
BART-COL-010-CTLFireability-09: CTL true CTL model checker
BART-COL-010-CTLFireability-10: LTL/CTL true CTL model checker
BART-COL-010-CTLFireability-11: CTL true CTL model checker
BART-COL-010-CTLFireability-13: CTL false CTL model checker
BART-COL-010-CTLFireability-14: CTL true CTL model checker
BART-COL-010-CTLFireability-15: CTL false CTL model checker
PENDING FORMULAS: CATEGORY IDL ACT RUN SUS FIN C/T C/M OBS
BART-COL-010-CTLFireability-02: CTL 0 1 0 0 1 0 0 0
BART-COL-010-CTLFireability-04: CTL 0 0 0 0 1 0 1 0
BART-COL-010-CTLFireability-07: CTL 0 0 0 0 1 0 1 0
BART-COL-010-CTLFireability-08: CTL 0 0 0 0 1 0 1 0
TASK CATEGORY TYPE TIME/TLIMIT MEM PG/PGLIMIT FORMULA STATUS
Time elapsed: 126 secs. Pages in use: 32
# running tasks: 1 of 4 Visible: 15
lola: LAUNCH task # 7 (type EXCL) for 6 BART-COL-010-CTLFireability-02
lola: time limit : 3474 sec
lola: memory limit: 32 pages
lola: FINISHED task # 7 (type EXCL) for BART-COL-010-CTLFireability-02
lola: result : true
lola: markings : 131
lola: fired transitions : 527
lola: time used : 0.000000
lola: memory pages used : 1
lola: Portfolio finished: no open tasks 15
FINAL RESULTS
FINISHED FORMULA: CATEGORY VALUE PRODUCED BY
BART-COL-010-CTLFireability-00: CTL false CTL model checker
BART-COL-010-CTLFireability-01: CTL true CTL model checker
BART-COL-010-CTLFireability-02: CTL true CTL model checker
BART-COL-010-CTLFireability-03: DISJ true CTL model checker
BART-COL-010-CTLFireability-04: CTL unknown AGGR
BART-COL-010-CTLFireability-05: AGEF true tscc_search
BART-COL-010-CTLFireability-06: CTL true CTL model checker
BART-COL-010-CTLFireability-07: CTL unknown AGGR
BART-COL-010-CTLFireability-08: CTL unknown AGGR
BART-COL-010-CTLFireability-09: CTL true CTL model checker
BART-COL-010-CTLFireability-10: LTL/CTL true CTL model checker
BART-COL-010-CTLFireability-11: CTL true CTL model checker
BART-COL-010-CTLFireability-13: CTL false CTL model checker
BART-COL-010-CTLFireability-14: CTL true CTL model checker
BART-COL-010-CTLFireability-15: CTL false CTL model checker
Time elapsed: 126 secs. Pages in use: 32
Sequence of Actions to be Executed by the VM
This is useful if one wants to reexecute the tool in the VM from the submitted image disk.
set -x
# this is for BenchKit: configuration of major elements for the test
export BK_INPUT="BART-COL-010"
export BK_EXAMINATION="CTLFireability"
export BK_TOOL="lolaxred"
export BK_RESULT_DIR="/tmp/BK_RESULTS/OUTPUTS"
export BK_TIME_CONFINEMENT="3600"
export BK_MEMORY_CONFINEMENT="16384"
export BK_BIN_PATH="/home/mcc/BenchKit/bin/"
# this is specific to your benchmark or test
export BIN_DIR="$HOME/BenchKit/bin"
# remove the execution directoty if it exists (to avoid increse of .vmdk images)
if [ -d execution ] ; then
rm -rf execution
fi
# this is for BenchKit: explicit launching of the test
echo "====================================================================="
echo " Generated by BenchKit 2-5348"
echo " Executing tool lolaxred"
echo " Input is BART-COL-010, examination is CTLFireability"
echo " Time confinement is $BK_TIME_CONFINEMENT seconds"
echo " Memory confinement is 16384 MBytes"
echo " Number of cores is 4"
echo " Run identifier is r007-oct2-167813595900706"
echo "====================================================================="
echo
echo "--------------------"
echo "preparation of the directory to be used:"
tar xzf /home/mcc/BenchKit/INPUTS/BART-COL-010.tgz
mv BART-COL-010 execution
cd execution
if [ "CTLFireability" = "ReachabilityDeadlock" ] || [ "CTLFireability" = "UpperBounds" ] || [ "CTLFireability" = "QuasiLiveness" ] || [ "CTLFireability" = "StableMarking" ] || [ "CTLFireability" = "Liveness" ] || [ "CTLFireability" = "OneSafe" ] || [ "CTLFireability" = "StateSpace" ]; then
rm -f GenericPropertiesVerdict.xml
fi
pwd
ls -lh
echo
echo "--------------------"
echo "content from stdout:"
echo
echo "=== Data for post analysis generated by BenchKit (invocation template)"
echo
if [ "CTLFireability" = "UpperBounds" ] ; then
echo "The expected result is a vector of positive values"
echo NUM_VECTOR
elif [ "CTLFireability" != "StateSpace" ] ; then
echo "The expected result is a vector of booleans"
echo BOOL_VECTOR
else
echo "no data necessary for post analysis"
fi
echo
if [ -f "CTLFireability.txt" ] ; then
echo "here is the order used to build the result vector(from text file)"
for x in $(grep Property CTLFireability.txt | cut -d ' ' -f 2 | sort -u) ; do
echo "FORMULA_NAME $x"
done
elif [ -f "CTLFireability.xml" ] ; then # for cunf (txt files deleted;-)
echo echo "here is the order used to build the result vector(from xml file)"
for x in $(grep '
echo "FORMULA_NAME $x"
done
elif [ "CTLFireability" = "ReachabilityDeadlock" ] || [ "CTLFireability" = "QuasiLiveness" ] || [ "CTLFireability" = "StableMarking" ] || [ "CTLFireability" = "Liveness" ] || [ "CTLFireability" = "OneSafe" ] ; then
echo "FORMULA_NAME CTLFireability"
fi
echo
echo "=== Now, execution of the tool begins"
echo
echo -n "BK_START "
date -u +%s%3N
echo
timeout -s 9 $BK_TIME_CONFINEMENT bash -c "/home/mcc/BenchKit/BenchKit_head.sh 2> STDERR ; echo ; echo -n \"BK_STOP \" ; date -u +%s%3N"
if [ $? -eq 137 ] ; then
echo
echo "BK_TIME_CONFINEMENT_REACHED"
fi
echo
echo "--------------------"
echo "content from stderr:"
echo
cat STDERR ;