fond
Model Checking Contest 2018
8th edition, Bratislava, Slovakia, June 26, 2018
Execution of r285-csrt-152749175700050
Last Updated
June 26, 2018

About the Execution of ITS-Tools.L for DiscoveryGPU-PT-08b

Execution Summary
Max Memory
Used (MB)
Time wait (ms) CPU Usage (ms) I/O Wait (ms) Computed Result Execution
Status
15755.900 50590.00 137834.00 120.90 FFTFTFFFTFFFFTFF normal

Execution Chart

We display below the execution chart for this examination (boot time has been removed).

Trace from the execution

Waiting for the VM to be ready (probing ssh)
.........................
/home/mcc/execution
total 228K
-rw-r--r-- 1 mcc users 3.3K May 30 20:28 CTLCardinality.txt
-rw-r--r-- 1 mcc users 18K May 30 20:28 CTLCardinality.xml
-rw-r--r-- 1 mcc users 2.2K May 29 14:00 CTLFireability.txt
-rw-r--r-- 1 mcc users 14K May 29 14:00 CTLFireability.xml
-rw-r--r-- 1 mcc users 4.0K May 24 11:17 GenericPropertiesDefinition.xml
-rw-r--r-- 1 mcc users 6.3K May 24 11:17 GenericPropertiesVerdict.xml
-rw-r--r-- 1 mcc users 2.4K May 28 09:42 LTLCardinality.txt
-rw-r--r-- 1 mcc users 11K May 28 09:42 LTLCardinality.xml
-rw-r--r-- 1 mcc users 1.8K May 28 07:53 LTLFireability.txt
-rw-r--r-- 1 mcc users 8.5K May 28 07:53 LTLFireability.xml
-rw-r--r-- 1 mcc users 1 May 24 11:17 NewModel
-rw-r--r-- 1 mcc users 3.4K May 28 06:09 ReachabilityCardinality.txt
-rw-r--r-- 1 mcc users 17K May 28 06:09 ReachabilityCardinality.xml
-rw-r--r-- 1 mcc users 110 May 26 06:29 ReachabilityDeadlock.txt
-rw-r--r-- 1 mcc users 348 May 26 06:29 ReachabilityDeadlock.xml
-rw-r--r-- 1 mcc users 2.4K May 27 03:34 ReachabilityFireability.txt
-rw-r--r-- 1 mcc users 13K May 27 03:34 ReachabilityFireability.xml
-rw-r--r-- 1 mcc users 1.7K May 28 07:31 UpperBounds.txt
-rw-r--r-- 1 mcc users 3.7K May 28 07:31 UpperBounds.xml
-rw-r--r-- 1 mcc users 6 May 24 11:17 equiv_col
-rw-r--r-- 1 mcc users 4 May 24 11:17 instance
-rw-r--r-- 1 mcc users 6 May 24 11:17 iscolored
-rw-r--r-- 1 mcc users 61K May 24 11:17 model.pnml
=====================================================================
Generated by BenchKit 2-3637
Executing tool itstoolsl
Input is DiscoveryGPU-PT-08b, examination is LTLCardinality
Time confinement is 3600 seconds
Memory confinement is 16384 MBytes
Number of cores is 4
Run identifier is r285-csrt-152749175700050

=====================================================================

--------------------
content from stdout:

=== Data for post analysis generated by BenchKit (invocation template)

The expected result is a vector of booleans
BOOL_VECTOR

here is the order used to build the result vector(from text file)
FORMULA_NAME DiscoveryGPU-PT-08b-LTLCardinality-00
FORMULA_NAME DiscoveryGPU-PT-08b-LTLCardinality-01
FORMULA_NAME DiscoveryGPU-PT-08b-LTLCardinality-02
FORMULA_NAME DiscoveryGPU-PT-08b-LTLCardinality-03
FORMULA_NAME DiscoveryGPU-PT-08b-LTLCardinality-04
FORMULA_NAME DiscoveryGPU-PT-08b-LTLCardinality-05
FORMULA_NAME DiscoveryGPU-PT-08b-LTLCardinality-06
FORMULA_NAME DiscoveryGPU-PT-08b-LTLCardinality-07
FORMULA_NAME DiscoveryGPU-PT-08b-LTLCardinality-08
FORMULA_NAME DiscoveryGPU-PT-08b-LTLCardinality-09
FORMULA_NAME DiscoveryGPU-PT-08b-LTLCardinality-10
FORMULA_NAME DiscoveryGPU-PT-08b-LTLCardinality-11
FORMULA_NAME DiscoveryGPU-PT-08b-LTLCardinality-12
FORMULA_NAME DiscoveryGPU-PT-08b-LTLCardinality-13
FORMULA_NAME DiscoveryGPU-PT-08b-LTLCardinality-14
FORMULA_NAME DiscoveryGPU-PT-08b-LTLCardinality-15

=== Now, execution of the tool begins

BK_START 1527986034276

Using solver Z3 to compute partial order matrices.
Built C files in :
/home/mcc/execution
Invoking ITS tools like this :CommandLine [args=[/home/mcc/BenchKit/itstools/plugins/fr.lip6.move.gal.itstools.binaries_1.0.0.201805241334/bin/its-ltl-linux64, --gc-threshold, 2000000, -i, /home/mcc/execution/LTLCardinality.pnml.gal, -t, CGAL, -LTL, /home/mcc/execution/LTLCardinality.ltl, -c, -stutter-deadlock], workingDir=/home/mcc/execution]

its-ltl command run as :

/home/mcc/BenchKit/itstools/plugins/fr.lip6.move.gal.itstools.binaries_1.0.0.201805241334/bin/its-ltl-linux64 --gc-threshold 2000000 -i /home/mcc/execution/LTLCardinality.pnml.gal -t CGAL -LTL /home/mcc/execution/LTLCardinality.ltl -c -stutter-deadlock
Read 16 LTL properties
Checking formula 0 : !((F(G(("((i0.i0.i0.i0.i0.i0.i0.u9.p55==0)||(i0.i0.u14.p186==1))")U("(i0.i0.i0.i0.i0.u11.p113>=3)")))))
Formula 0 simplified : !FG("((i0.i0.i0.i0.i0.i0.i0.u9.p55==0)||(i0.i0.u14.p186==1))" U "(i0.i0.i0.i0.i0.u11.p113>=3)")
built 4 ordering constraints for composite.
built 80 ordering constraints for composite.
built 70 ordering constraints for composite.
built 60 ordering constraints for composite.
built 50 ordering constraints for composite.
built 40 ordering constraints for composite.
built 30 ordering constraints for composite.
built 20 ordering constraints for composite.
built 74 ordering constraints for composite.
Presburger conditions satisfied. Using coverability to approximate state space in K-Induction.
// Phase 1: matrix 254 rows 240 cols
invariant :u22:p0 + i0:u24:p1 + i0:i0:u25:p2 + i0:i0:i0:u26:p3 + i0:i0:i0:i0:u27:p4 + i0:i0:i0:i0:i0:u19:p5 + i0:i0:i0:i0:i0:i0:u10:p62 + i0:i0:i0:i0:i0:i0:u10:p63 + i0:i0:i0:i0:i0:i0:u10:p64 + i0:i0:i0:i0:i0:i0:u10:p65 + i0:i0:i0:i0:i0:i0:u10:p66 + i0:i0:i0:i0:i0:i0:u10:p67 + i0:i0:i0:i0:i0:i0:u10:p68 + i0:i0:i0:i0:i0:i0:u10:p69 + i0:i0:i0:i0:i0:i0:u10:p70 + i0:i0:i0:i0:i0:i0:u10:p71 + i0:i0:i0:i0:i0:i0:u10:p72 + i0:i0:i0:i0:i0:i0:u10:p73 + i0:i0:i0:i0:i0:i0:u10:p74 + i0:i0:i0:i0:i0:i0:u10:p75 + i0:i0:i0:i0:i0:i0:u10:p76 + i0:i0:i0:i0:i0:i0:u10:p77 + i0:i0:i0:i0:i0:i0:u10:p78 + i0:i0:i0:i0:i0:i0:u10:p79 + i0:i0:i0:i0:i0:i0:u10:p80 + i0:i0:i0:i0:i0:i0:u10:p81 + i0:i0:i0:i0:i0:i0:u10:p82 + i0:i0:i0:i0:i0:i0:u10:p83 + i0:i0:i0:i0:i0:i0:u10:p84 + i0:i0:i0:i0:i0:i0:u10:p85 + i0:i0:i0:i0:i0:i0:u10:p86 + i0:i0:i0:i0:i0:i0:u10:p87 + i0:i0:i0:i0:i0:i0:u10:p88 + i0:i0:i0:i0:i0:i0:u20:p6 = 1
invariant :u22:p0 + i0:u24:p1 + i0:i0:u14:p170 + i0:i0:u14:p171 + i0:i0:u14:p172 + i0:i0:u14:p173 + i0:i0:u14:p174 + i0:i0:u14:p175 + i0:i0:u14:p176 + i0:i0:u14:p177 + i0:i0:u14:p178 + i0:i0:u14:p179 + i0:i0:u14:p180 + i0:i0:u14:p181 + i0:i0:u14:p182 + i0:i0:u14:p183 + i0:i0:u14:p184 + i0:i0:u14:p185 + i0:i0:u14:p186 + i0:i0:u14:p187 + i0:i0:u14:p188 + i0:i0:u14:p189 + i0:i0:u14:p190 + i0:i0:u14:p191 + i0:i0:u14:p192 + i0:i0:u14:p193 + i0:i0:u14:p194 + i0:i0:u14:p195 + i0:i0:u14:p196 + i0:i0:u25:p2 = 1
invariant :u22:p0 + i1:u18:p234 + i1:u18:p235 + i1:u18:p236 + i1:u18:p237 + i1:u18:p238 + i1:u18:p239 + i1:u23:p224 = 1
invariant :u22:p0 + i0:u24:p1 + i0:i0:u25:p2 + i0:i0:i0:u26:p3 + i0:i0:i0:i0:u27:p4 + i0:i0:i0:i0:i0:u19:p5 + i0:i0:i0:i0:i0:i0:u20:p6 + i0:i0:i0:i0:i0:i0:i0:u9:p35 + i0:i0:i0:i0:i0:i0:i0:u9:p36 + i0:i0:i0:i0:i0:i0:i0:u9:p37 + i0:i0:i0:i0:i0:i0:i0:u9:p38 + i0:i0:i0:i0:i0:i0:i0:u9:p39 + i0:i0:i0:i0:i0:i0:i0:u9:p40 + i0:i0:i0:i0:i0:i0:i0:u9:p41 + i0:i0:i0:i0:i0:i0:i0:u9:p42 + i0:i0:i0:i0:i0:i0:i0:u9:p43 + i0:i0:i0:i0:i0:i0:i0:u9:p44 + i0:i0:i0:i0:i0:i0:i0:u9:p45 + i0:i0:i0:i0:i0:i0:i0:u9:p46 + i0:i0:i0:i0:i0:i0:i0:u9:p47 + i0:i0:i0:i0:i0:i0:i0:u9:p48 + i0:i0:i0:i0:i0:i0:i0:u9:p49 + i0:i0:i0:i0:i0:i0:i0:u9:p50 + i0:i0:i0:i0:i0:i0:i0:u9:p51 + i0:i0:i0:i0:i0:i0:i0:u9:p52 + i0:i0:i0:i0:i0:i0:i0:u9:p53 + i0:i0:i0:i0:i0:i0:i0:u9:p54 + i0:i0:i0:i0:i0:i0:i0:u9:p55 + i0:i0:i0:i0:i0:i0:i0:u9:p56 + i0:i0:i0:i0:i0:i0:i0:u9:p57 + i0:i0:i0:i0:i0:i0:i0:u9:p58 + i0:i0:i0:i0:i0:i0:i0:u9:p59 + i0:i0:i0:i0:i0:i0:i0:u9:p60 + i0:i0:i0:i0:i0:i0:i0:u9:p61 + i0:i0:i0:i0:i0:i0:i0:u21:p7 = 1
invariant :u22:p0 + i0:u15:p197 + i0:u15:p198 + i0:u15:p199 + i0:u15:p200 + i0:u15:p201 + i0:u15:p202 + i0:u15:p203 + i0:u15:p204 + i0:u15:p205 + i0:u15:p206 + i0:u15:p207 + i0:u15:p208 + i0:u15:p209 + i0:u15:p210 + i0:u15:p211 + i0:u15:p212 + i0:u15:p213 + i0:u15:p214 + i0:u15:p215 + i0:u15:p216 + i0:u15:p217 + i0:u15:p218 + i0:u15:p219 + i0:u15:p220 + i0:u15:p221 + i0:u15:p222 + i0:u15:p223 + i0:u24:p1 = 1
invariant :u22:p0 + i0:u24:p1 + i0:i0:u25:p2 + i0:i0:i0:u13:p143 + i0:i0:i0:u13:p144 + i0:i0:i0:u13:p145 + i0:i0:i0:u13:p146 + i0:i0:i0:u13:p147 + i0:i0:i0:u13:p148 + i0:i0:i0:u13:p149 + i0:i0:i0:u13:p150 + i0:i0:i0:u13:p151 + i0:i0:i0:u13:p152 + i0:i0:i0:u13:p153 + i0:i0:i0:u13:p154 + i0:i0:i0:u13:p155 + i0:i0:i0:u13:p156 + i0:i0:i0:u13:p157 + i0:i0:i0:u13:p158 + i0:i0:i0:u13:p159 + i0:i0:i0:u13:p160 + i0:i0:i0:u13:p161 + i0:i0:i0:u13:p162 + i0:i0:i0:u13:p163 + i0:i0:i0:u13:p164 + i0:i0:i0:u13:p165 + i0:i0:i0:u13:p166 + i0:i0:i0:u13:p167 + i0:i0:i0:u13:p168 + i0:i0:i0:u13:p169 + i0:i0:i0:u26:p3 = 1
invariant :u22:p0 + i0:u24:p1 + i0:i0:u25:p2 + i0:i0:i0:u26:p3 + i0:i0:i0:i0:u27:p4 + i0:i0:i0:i0:i0:u19:p5 + i0:i0:i0:i0:i0:i0:u20:p6 + i0:i0:i0:i0:i0:i0:i0:u8:p8 + i0:i0:i0:i0:i0:i0:i0:u8:p9 + i0:i0:i0:i0:i0:i0:i0:u8:p10 + i0:i0:i0:i0:i0:i0:i0:u8:p11 + i0:i0:i0:i0:i0:i0:i0:u8:p12 + i0:i0:i0:i0:i0:i0:i0:u8:p13 + i0:i0:i0:i0:i0:i0:i0:u8:p14 + i0:i0:i0:i0:i0:i0:i0:u8:p15 + i0:i0:i0:i0:i0:i0:i0:u8:p16 + i0:i0:i0:i0:i0:i0:i0:u8:p17 + i0:i0:i0:i0:i0:i0:i0:u8:p18 + i0:i0:i0:i0:i0:i0:i0:u8:p19 + i0:i0:i0:i0:i0:i0:i0:u8:p20 + i0:i0:i0:i0:i0:i0:i0:u8:p21 + i0:i0:i0:i0:i0:i0:i0:u8:p22 + i0:i0:i0:i0:i0:i0:i0:u8:p23 + i0:i0:i0:i0:i0:i0:i0:u8:p24 + i0:i0:i0:i0:i0:i0:i0:u8:p25 + i0:i0:i0:i0:i0:i0:i0:u8:p26 + i0:i0:i0:i0:i0:i0:i0:u8:p27 + i0:i0:i0:i0:i0:i0:i0:u8:p28 + i0:i0:i0:i0:i0:i0:i0:u8:p29 + i0:i0:i0:i0:i0:i0:i0:u8:p30 + i0:i0:i0:i0:i0:i0:i0:u8:p31 + i0:i0:i0:i0:i0:i0:i0:u8:p32 + i0:i0:i0:i0:i0:i0:i0:u8:p33 + i0:i0:i0:i0:i0:i0:i0:u8:p34 + i0:i0:i0:i0:i0:i0:i0:u21:p7 = 1
invariant :u22:p0 + i0:u24:p1 + i0:i0:u25:p2 + i0:i0:i0:u26:p3 + i0:i0:i0:i0:u12:p116 + i0:i0:i0:i0:u12:p117 + i0:i0:i0:i0:u12:p118 + i0:i0:i0:i0:u12:p119 + i0:i0:i0:i0:u12:p120 + i0:i0:i0:i0:u12:p121 + i0:i0:i0:i0:u12:p122 + i0:i0:i0:i0:u12:p123 + i0:i0:i0:i0:u12:p124 + i0:i0:i0:i0:u12:p125 + i0:i0:i0:i0:u12:p126 + i0:i0:i0:i0:u12:p127 + i0:i0:i0:i0:u12:p128 + i0:i0:i0:i0:u12:p129 + i0:i0:i0:i0:u12:p130 + i0:i0:i0:i0:u12:p131 + i0:i0:i0:i0:u12:p132 + i0:i0:i0:i0:u12:p133 + i0:i0:i0:i0:u12:p134 + i0:i0:i0:i0:u12:p135 + i0:i0:i0:i0:u12:p136 + i0:i0:i0:i0:u12:p137 + i0:i0:i0:i0:u12:p138 + i0:i0:i0:i0:u12:p139 + i0:i0:i0:i0:u12:p140 + i0:i0:i0:i0:u12:p141 + i0:i0:i0:i0:u12:p142 + i0:i0:i0:i0:u27:p4 = 1
invariant :u22:p0 + i0:u24:p1 + i0:i0:u25:p2 + i0:i0:i0:u26:p3 + i0:i0:i0:i0:u27:p4 + i0:i0:i0:i0:i0:u11:p89 + i0:i0:i0:i0:i0:u11:p90 + i0:i0:i0:i0:i0:u11:p91 + i0:i0:i0:i0:i0:u11:p92 + i0:i0:i0:i0:i0:u11:p93 + i0:i0:i0:i0:i0:u11:p94 + i0:i0:i0:i0:i0:u11:p95 + i0:i0:i0:i0:i0:u11:p96 + i0:i0:i0:i0:i0:u11:p97 + i0:i0:i0:i0:i0:u11:p98 + i0:i0:i0:i0:i0:u11:p99 + i0:i0:i0:i0:i0:u11:p100 + i0:i0:i0:i0:i0:u11:p101 + i0:i0:i0:i0:i0:u11:p102 + i0:i0:i0:i0:i0:u11:p103 + i0:i0:i0:i0:i0:u11:p104 + i0:i0:i0:i0:i0:u11:p105 + i0:i0:i0:i0:i0:u11:p106 + i0:i0:i0:i0:i0:u11:p107 + i0:i0:i0:i0:i0:u11:p108 + i0:i0:i0:i0:i0:u11:p109 + i0:i0:i0:i0:i0:u11:p110 + i0:i0:i0:i0:i0:u11:p111 + i0:i0:i0:i0:i0:u11:p112 + i0:i0:i0:i0:i0:u11:p113 + i0:i0:i0:i0:i0:u11:p114 + i0:i0:i0:i0:i0:u11:p115 + i0:i0:i0:i0:i0:u19:p5 = 1
invariant :u22:p0 + i1:u17:p225 + i1:u17:p226 + i1:u17:p227 + i1:u17:p228 + i1:u17:p229 + i1:u17:p230 + i1:u17:p231 + i1:u17:p232 + i1:u17:p233 + i1:u23:p224 = 1
Reverse transition relation is NOT exact ! Due to transitions i0.u15.t17, i0.u15.t23, i0.u15.t27, i0.u15.t29, i0.u15.t31, i0.u15.t33, i0.i0.u14.t36, i0.i0.u14.t42, i0.i0.u14.t46, i0.i0.u14.t48, i0.i0.u14.t50, i0.i0.u14.t52, i0.i0.i0.u13.t55, i0.i0.i0.u13.t61, i0.i0.i0.u13.t65, i0.i0.i0.u13.t67, i0.i0.i0.u13.t69, i0.i0.i0.u13.t71, i0.i0.i0.i0.u12.t74, i0.i0.i0.i0.u12.t80, i0.i0.i0.i0.u12.t84, i0.i0.i0.i0.u12.t86, i0.i0.i0.i0.u12.t88, i0.i0.i0.i0.u12.t90, i0.i0.i0.i0.i0.u11.t93, i0.i0.i0.i0.i0.u11.t99, i0.i0.i0.i0.i0.u11.t103, i0.i0.i0.i0.i0.u11.t105, i0.i0.i0.i0.i0.u11.t107, i0.i0.i0.i0.i0.u11.t109, i0.i0.i0.i0.i0.i0.u10.t112, i0.i0.i0.i0.i0.i0.u10.t118, i0.i0.i0.i0.i0.i0.u10.t122, i0.i0.i0.i0.i0.i0.u10.t124, i0.i0.i0.i0.i0.i0.u10.t126, i0.i0.i0.i0.i0.i0.u10.t128, i0.i0.i0.i0.i0.i0.i0.u8.t149, i0.i0.i0.i0.i0.i0.i0.u8.t155, i0.i0.i0.i0.i0.i0.i0.u8.t159, i0.i0.i0.i0.i0.i0.i0.u8.t161, i0.i0.i0.i0.i0.i0.i0.u8.t163, i0.i0.i0.i0.i0.i0.i0.u8.t165, i0.i0.i0.i0.i0.i0.i0.u9.t131, i0.i0.i0.i0.i0.i0.i0.u9.t137, i0.i0.i0.i0.i0.i0.i0.u9.t141, i0.i0.i0.i0.i0.i0.i0.u9.t143, i0.i0.i0.i0.i0.i0.i0.u9.t145, i0.i0.i0.i0.i0.i0.i0.u9.t147, i1.u17.t9, i1.u17.t11, i1.u17.t12, i1.u17.t14, i1.u18.t3, i1.u18.t4, i1.u18.t6, Intersection with reachable at each step enabled. (destroyed/reverse/intersect/total) :0/199/55/254
Computing Next relation with stutter on 256 deadlock states
Running compilation step : CommandLine [args=[gcc, -c, -I/home/mcc/BenchKit//lts_install_dir//include, -I., -std=c99, -fPIC, -O3, model.c], workingDir=/home/mcc/execution]
Compilation finished in 5008 ms.
Running link step : CommandLine [args=[gcc, -shared, -o, gal.so, model.o], workingDir=/home/mcc/execution]
Link finished in 136 ms.
Running LTSmin : CommandLine [args=[/home/mcc/BenchKit//lts_install_dir//bin/pins2lts-mc, ./gal.so, --threads=1, -p, --pins-guards, --when, --ltl, <>([](((LTLAP0==true))U((LTLAP1==true)))), --buchi-type=spotba], workingDir=/home/mcc/execution]
LTSmin run took 233 ms.
FORMULA DiscoveryGPU-PT-08b-LTLCardinality-00 FALSE TECHNIQUES PARTIAL_ORDER EXPLICIT LTSMIN SAT_SMT
Running LTSmin : CommandLine [args=[/home/mcc/BenchKit//lts_install_dir//bin/pins2lts-mc, ./gal.so, --threads=1, -p, --pins-guards, --when, --ltl, (LTLAP2==true), --buchi-type=spotba], workingDir=/home/mcc/execution]
LTSmin run took 158 ms.
FORMULA DiscoveryGPU-PT-08b-LTLCardinality-01 FALSE TECHNIQUES PARTIAL_ORDER EXPLICIT LTSMIN SAT_SMT
Running LTSmin : CommandLine [args=[/home/mcc/BenchKit//lts_install_dir//bin/pins2lts-mc, ./gal.so, --threads=1, -p, --pins-guards, --when, --ltl, (LTLAP3==true), --buchi-type=spotba], workingDir=/home/mcc/execution]
LTSmin run took 184 ms.
FORMULA DiscoveryGPU-PT-08b-LTLCardinality-02 TRUE TECHNIQUES PARTIAL_ORDER EXPLICIT LTSMIN SAT_SMT
Running LTSmin : CommandLine [args=[/home/mcc/BenchKit//lts_install_dir//bin/pins2lts-mc, ./gal.so, --threads=1, --when, --ltl, X(X((LTLAP4==true))), --buchi-type=spotba], workingDir=/home/mcc/execution]
LTSmin run took 55 ms.
FORMULA DiscoveryGPU-PT-08b-LTLCardinality-03 FALSE TECHNIQUES PARTIAL_ORDER EXPLICIT LTSMIN SAT_SMT
Running LTSmin : CommandLine [args=[/home/mcc/BenchKit//lts_install_dir//bin/pins2lts-mc, ./gal.so, --threads=1, -p, --pins-guards, --when, --ltl, ((LTLAP5==true))U(((LTLAP6==true))U((LTLAP7==true))), --buchi-type=spotba], workingDir=/home/mcc/execution]
LTSmin run took 156 ms.
FORMULA DiscoveryGPU-PT-08b-LTLCardinality-04 TRUE TECHNIQUES PARTIAL_ORDER EXPLICIT LTSMIN SAT_SMT
Running LTSmin : CommandLine [args=[/home/mcc/BenchKit//lts_install_dir//bin/pins2lts-mc, ./gal.so, --threads=1, --when, --ltl, (X(<>((LTLAP8==true))))U([]((LTLAP9==true))), --buchi-type=spotba], workingDir=/home/mcc/execution]
LTSmin run took 63 ms.
FORMULA DiscoveryGPU-PT-08b-LTLCardinality-05 FALSE TECHNIQUES PARTIAL_ORDER EXPLICIT LTSMIN SAT_SMT
Running LTSmin : CommandLine [args=[/home/mcc/BenchKit//lts_install_dir//bin/pins2lts-mc, ./gal.so, --threads=1, --when, --ltl, X(<>(((LTLAP10==true))U((LTLAP11==true)))), --buchi-type=spotba], workingDir=/home/mcc/execution]
LTSmin run took 24 ms.
FORMULA DiscoveryGPU-PT-08b-LTLCardinality-06 FALSE TECHNIQUES PARTIAL_ORDER EXPLICIT LTSMIN SAT_SMT
Running LTSmin : CommandLine [args=[/home/mcc/BenchKit//lts_install_dir//bin/pins2lts-mc, ./gal.so, --threads=1, --when, --ltl, <>((X((LTLAP12==true)))U([]((LTLAP13==true)))), --buchi-type=spotba], workingDir=/home/mcc/execution]
LTSmin run took 181 ms.
FORMULA DiscoveryGPU-PT-08b-LTLCardinality-07 FALSE TECHNIQUES PARTIAL_ORDER EXPLICIT LTSMIN SAT_SMT
Running LTSmin : CommandLine [args=[/home/mcc/BenchKit//lts_install_dir//bin/pins2lts-mc, ./gal.so, --threads=1, -p, --pins-guards, --when, --ltl, (LTLAP14==true), --buchi-type=spotba], workingDir=/home/mcc/execution]
LTSmin run took 165 ms.
FORMULA DiscoveryGPU-PT-08b-LTLCardinality-08 TRUE TECHNIQUES PARTIAL_ORDER EXPLICIT LTSMIN SAT_SMT
Running LTSmin : CommandLine [args=[/home/mcc/BenchKit//lts_install_dir//bin/pins2lts-mc, ./gal.so, --threads=1, -p, --pins-guards, --when, --ltl, (LTLAP15==true), --buchi-type=spotba], workingDir=/home/mcc/execution]
LTSmin run took 134 ms.
FORMULA DiscoveryGPU-PT-08b-LTLCardinality-09 FALSE TECHNIQUES PARTIAL_ORDER EXPLICIT LTSMIN SAT_SMT
Running LTSmin : CommandLine [args=[/home/mcc/BenchKit//lts_install_dir//bin/pins2lts-mc, ./gal.so, --threads=1, -p, --pins-guards, --when, --ltl, [](((LTLAP16==true))U((LTLAP17==true))), --buchi-type=spotba], workingDir=/home/mcc/execution]
LTSmin run took 437 ms.
FORMULA DiscoveryGPU-PT-08b-LTLCardinality-10 FALSE TECHNIQUES PARTIAL_ORDER EXPLICIT LTSMIN SAT_SMT
Running LTSmin : CommandLine [args=[/home/mcc/BenchKit//lts_install_dir//bin/pins2lts-mc, ./gal.so, --threads=1, -p, --pins-guards, --when, --ltl, [](<>([]((LTLAP18==true)))), --buchi-type=spotba], workingDir=/home/mcc/execution]
LTSmin run took 132 ms.
FORMULA DiscoveryGPU-PT-08b-LTLCardinality-11 FALSE TECHNIQUES PARTIAL_ORDER EXPLICIT LTSMIN SAT_SMT
Running LTSmin : CommandLine [args=[/home/mcc/BenchKit//lts_install_dir//bin/pins2lts-mc, ./gal.so, --threads=1, -p, --pins-guards, --when, --ltl, []([]([]((LTLAP19==true)))), --buchi-type=spotba], workingDir=/home/mcc/execution]
LTSmin run took 136 ms.
FORMULA DiscoveryGPU-PT-08b-LTLCardinality-12 FALSE TECHNIQUES PARTIAL_ORDER EXPLICIT LTSMIN SAT_SMT
Running LTSmin : CommandLine [args=[/home/mcc/BenchKit//lts_install_dir//bin/pins2lts-mc, ./gal.so, --threads=1, -p, --pins-guards, --when, --ltl, (LTLAP20==true), --buchi-type=spotba], workingDir=/home/mcc/execution]
LTSmin run took 145 ms.
FORMULA DiscoveryGPU-PT-08b-LTLCardinality-13 TRUE TECHNIQUES PARTIAL_ORDER EXPLICIT LTSMIN SAT_SMT
Running LTSmin : CommandLine [args=[/home/mcc/BenchKit//lts_install_dir//bin/pins2lts-mc, ./gal.so, --threads=1, --when, --ltl, (X((LTLAP21==true)))U([](<>((LTLAP22==true)))), --buchi-type=spotba], workingDir=/home/mcc/execution]
LTSmin run took 93 ms.
FORMULA DiscoveryGPU-PT-08b-LTLCardinality-14 FALSE TECHNIQUES PARTIAL_ORDER EXPLICIT LTSMIN SAT_SMT
Running LTSmin : CommandLine [args=[/home/mcc/BenchKit//lts_install_dir//bin/pins2lts-mc, ./gal.so, --threads=1, -p, --pins-guards, --when, --ltl, []([](<>(<>((LTLAP23==true))))), --buchi-type=spotba], workingDir=/home/mcc/execution]
LTSmin run took 188 ms.
FORMULA DiscoveryGPU-PT-08b-LTLCardinality-15 FALSE TECHNIQUES PARTIAL_ORDER EXPLICIT LTSMIN SAT_SMT
ITS tools runner thread asked to quit. Dying gracefully.

BK_STOP 1527986084866

--------------------
content from stderr:

+ export BINDIR=/home/mcc/BenchKit/
+ BINDIR=/home/mcc/BenchKit/
++ pwd
+ export MODEL=/home/mcc/execution
+ MODEL=/home/mcc/execution
+ /home/mcc/BenchKit//runeclipse.sh /home/mcc/execution LTLCardinality -its -ltsminpath /home/mcc/BenchKit//lts_install_dir/ -louvain -smt
+ ulimit -s 65536
+ [[ -z '' ]]
+ export LTSMIN_MEM_SIZE=8589934592
+ LTSMIN_MEM_SIZE=8589934592
+ /home/mcc/BenchKit//itstools/its-tools -consoleLog -data /home/mcc/execution/workspace -pnfolder /home/mcc/execution -examination LTLCardinality -z3path /home/mcc/BenchKit//z3/bin/z3 -yices2path /home/mcc/BenchKit//yices/bin/yices -its -ltsminpath /home/mcc/BenchKit//lts_install_dir/ -louvain -smt -vmargs -Dosgi.locking=none -Declipse.stateSaveDelayInterval=-1 -Dosgi.configuration.area=/tmp/.eclipse -Xss8m -Xms40m -Xmx8192m -Dfile.encoding=UTF-8 -Dosgi.requiredJavaVersion=1.6
Jun 03, 2018 12:33:56 AM fr.lip6.move.gal.application.Application start
INFO: Running its-tools with arguments : [-pnfolder, /home/mcc/execution, -examination, LTLCardinality, -z3path, /home/mcc/BenchKit//z3/bin/z3, -yices2path, /home/mcc/BenchKit//yices/bin/yices, -its, -ltsminpath, /home/mcc/BenchKit//lts_install_dir/, -louvain, -smt]
Jun 03, 2018 12:33:56 AM fr.lip6.move.gal.application.MccTranslator transformPNML
INFO: Parsing pnml file : /home/mcc/execution/model.pnml
Jun 03, 2018 12:33:56 AM fr.lip6.move.gal.nupn.PTNetReader loadFromXML
INFO: Load time of PNML (sax parser for PT used): 76 ms
Jun 03, 2018 12:33:56 AM fr.lip6.move.gal.pnml.togal.PTGALTransformer handlePage
INFO: Transformed 240 places.
Jun 03, 2018 12:33:56 AM fr.lip6.move.gal.pnml.togal.PTGALTransformer handlePage
INFO: Transformed 254 transitions.
Jun 03, 2018 12:33:56 AM fr.lip6.move.gal.pnml.togal.PnmlToGalTransformer transform
INFO: Found NUPN structural information;
Jun 03, 2018 12:33:56 AM fr.lip6.move.serialization.SerializationUtil systemToFile
INFO: Time to serialize gal into /home/mcc/execution/model.pnml.img.gal : 15 ms
Jun 03, 2018 12:33:56 AM fr.lip6.move.gal.application.MccTranslator applyOrder
INFO: Applying decomposition
Jun 03, 2018 12:33:56 AM fr.lip6.move.gal.instantiate.GALRewriter flatten
INFO: Flatten gal took : 94 ms
Jun 03, 2018 12:33:57 AM fr.lip6.move.gal.instantiate.GALRewriter flatten
INFO: Flatten gal took : 38 ms
Jun 03, 2018 12:33:57 AM fr.lip6.move.gal.instantiate.CompositeBuilder decomposeWithOrder
INFO: Decomposing Gal with order
Jun 03, 2018 12:33:57 AM fr.lip6.move.gal.instantiate.GALRewriter flatten
INFO: Flatten gal took : 29 ms
Jun 03, 2018 12:33:57 AM fr.lip6.move.gal.instantiate.CompositeBuilder rewriteArraysToAllowPartition
INFO: Rewriting arrays to variables to allow decomposition.
Jun 03, 2018 12:33:57 AM fr.lip6.move.gal.instantiate.Instantiator fuseIsomorphicEffects
INFO: Removed a total of 67 redundant transitions.
Jun 03, 2018 12:33:57 AM fr.lip6.move.serialization.SerializationUtil systemToFile
INFO: Time to serialize gal into /home/mcc/execution/LTLCardinality.pnml.gal : 10 ms
Jun 03, 2018 12:33:57 AM fr.lip6.move.serialization.SerializationUtil serializePropertiesForITSLTLTools
INFO: Time to serialize properties into /home/mcc/execution/LTLCardinality.ltl : 2 ms
Jun 03, 2018 12:33:57 AM fr.lip6.move.gal.semantics.DeterministicNextBuilder getDeterministicNext
INFO: Input system was already deterministic with 254 transitions.
Jun 03, 2018 12:33:57 AM fr.lip6.move.gal.gal2smt.bmc.KInductionSolver computeAndDeclareInvariants
INFO: Computed 10 place invariants in 99 ms
Jun 03, 2018 12:33:58 AM fr.lip6.move.gal.gal2smt.bmc.KInductionSolver init
INFO: Proved 240 variables to be positive in 475 ms
Jun 03, 2018 12:33:58 AM fr.lip6.move.gal.gal2smt.bmc.NecessaryEnablingsolver computeAblingMatrix
INFO: Computing symmetric may disable matrix : 254 transitions.
Jun 03, 2018 12:33:58 AM fr.lip6.move.gal.gal2smt.bmc.NecessaryEnablingsolver printStats
INFO: Computation of disable matrix completed :0/254 took 0 ms. Total solver calls (SAT/UNSAT): 0(0/0)
Jun 03, 2018 12:33:58 AM fr.lip6.move.gal.gal2smt.bmc.NecessaryEnablingsolver printStats
INFO: Computation of Complete disable matrix. took 23 ms. Total solver calls (SAT/UNSAT): 0(0/0)
Jun 03, 2018 12:33:58 AM fr.lip6.move.gal.gal2smt.bmc.NecessaryEnablingsolver computeAblingMatrix
INFO: Computing symmetric may enable matrix : 254 transitions.
Jun 03, 2018 12:33:58 AM fr.lip6.move.gal.gal2smt.bmc.NecessaryEnablingsolver printStats
INFO: Computation of Complete enable matrix. took 28 ms. Total solver calls (SAT/UNSAT): 0(0/0)
Jun 03, 2018 12:33:58 AM fr.lip6.move.gal.gal2smt.bmc.NecessaryEnablingsolver computeCoEnablingMatrix
INFO: Computing symmetric co enabling matrix : 254 transitions.
Jun 03, 2018 12:34:01 AM fr.lip6.move.gal.gal2smt.bmc.NecessaryEnablingsolver printStats
INFO: Computation of co-enabling matrix(17/254) took 2437 ms. Total solver calls (SAT/UNSAT): 1824(157/1667)
Jun 03, 2018 12:34:04 AM fr.lip6.move.gal.gal2smt.bmc.NecessaryEnablingsolver printStats
INFO: Computation of co-enabling matrix(24/254) took 5437 ms. Total solver calls (SAT/UNSAT): 2118(224/1894)
Jun 03, 2018 12:34:08 AM fr.lip6.move.gal.gal2smt.bmc.NecessaryEnablingsolver printStats
INFO: Computation of co-enabling matrix(45/254) took 9288 ms. Total solver calls (SAT/UNSAT): 3291(726/2565)
Jun 03, 2018 12:34:11 AM fr.lip6.move.gal.gal2smt.bmc.NecessaryEnablingsolver printStats
INFO: Computation of co-enabling matrix(62/254) took 12313 ms. Total solver calls (SAT/UNSAT): 4209(1120/3089)
Jun 03, 2018 12:34:14 AM fr.lip6.move.gal.gal2smt.bmc.NecessaryEnablingsolver printStats
INFO: Computation of co-enabling matrix(119/254) took 15328 ms. Total solver calls (SAT/UNSAT): 5246(1268/3978)
Jun 03, 2018 12:34:17 AM fr.lip6.move.gal.gal2smt.bmc.NecessaryEnablingsolver printStats
INFO: Computation of co-enabling matrix(141/254) took 18482 ms. Total solver calls (SAT/UNSAT): 5455(1272/4183)
Jun 03, 2018 12:34:20 AM fr.lip6.move.gal.gal2smt.bmc.NecessaryEnablingsolver printStats
INFO: Computation of co-enabling matrix(152/254) took 21636 ms. Total solver calls (SAT/UNSAT): 5598(1276/4322)
Jun 03, 2018 12:34:23 AM fr.lip6.move.gal.gal2smt.bmc.NecessaryEnablingsolver printStats
INFO: Computation of co-enabling matrix(171/254) took 24738 ms. Total solver calls (SAT/UNSAT): 5780(1280/4500)
Jun 03, 2018 12:34:26 AM fr.lip6.move.gal.gal2smt.bmc.NecessaryEnablingsolver printStats
INFO: Computation of co-enabling matrix(185/254) took 27740 ms. Total solver calls (SAT/UNSAT): 5901(1282/4619)
Jun 03, 2018 12:34:30 AM fr.lip6.move.gal.gal2smt.bmc.NecessaryEnablingsolver printStats
INFO: Computation of co-enabling matrix(203/254) took 31074 ms. Total solver calls (SAT/UNSAT): 6060(1285/4775)
Jun 03, 2018 12:34:33 AM fr.lip6.move.gal.gal2smt.bmc.NecessaryEnablingsolver printStats
INFO: Computation of co-enabling matrix(221/254) took 34568 ms. Total solver calls (SAT/UNSAT): 6215(1288/4927)
Jun 03, 2018 12:34:36 AM fr.lip6.move.gal.gal2smt.bmc.NecessaryEnablingsolver printStats
INFO: Computation of co-enabling matrix(251/254) took 37602 ms. Total solver calls (SAT/UNSAT): 6423(1292/5131)
Jun 03, 2018 12:34:36 AM fr.lip6.move.gal.gal2smt.bmc.NecessaryEnablingsolver printStats
INFO: Computation of Finished co-enabling matrix. took 37636 ms. Total solver calls (SAT/UNSAT): 6424(1292/5132)
Jun 03, 2018 12:34:36 AM fr.lip6.move.gal.gal2smt.bmc.NecessaryEnablingsolver computeDoNotAccord
INFO: Computing Do-Not-Accords matrix : 254 transitions.
Jun 03, 2018 12:34:36 AM fr.lip6.move.gal.gal2smt.bmc.NecessaryEnablingsolver printStats
INFO: Computation of Completed DNA matrix. took 21 ms. Total solver calls (SAT/UNSAT): 0(0/0)
Jun 03, 2018 12:34:36 AM fr.lip6.move.gal.gal2pins.Gal2PinsTransformerNext transform
INFO: Built C files in 39272ms conformant to PINS in folder :/home/mcc/execution

Sequence of Actions to be Executed by the VM

This is useful if one wants to reexecute the tool in the VM from the submitted image disk.

set -x
# this is for BenchKit: configuration of major elements for the test
export BK_INPUT="DiscoveryGPU-PT-08b"
export BK_EXAMINATION="LTLCardinality"
export BK_TOOL="itstoolsl"
export BK_RESULT_DIR="/tmp/BK_RESULTS/OUTPUTS"
export BK_TIME_CONFINEMENT="3600"
export BK_MEMORY_CONFINEMENT="16384"

# this is specific to your benchmark or test

export BIN_DIR="$HOME/BenchKit/bin"

# remove the execution directoty if it exists (to avoid increse of .vmdk images)
if [ -d execution ] ; then
rm -rf execution
fi

tar xzf /home/mcc/BenchKit/INPUTS/DiscoveryGPU-PT-08b.tgz
mv DiscoveryGPU-PT-08b execution
cd execution
pwd
ls -lh

# this is for BenchKit: explicit launching of the test
echo "====================================================================="
echo " Generated by BenchKit 2-3637"
echo " Executing tool itstoolsl"
echo " Input is DiscoveryGPU-PT-08b, examination is LTLCardinality"
echo " Time confinement is $BK_TIME_CONFINEMENT seconds"
echo " Memory confinement is 16384 MBytes"
echo " Number of cores is 4"
echo " Run identifier is r285-csrt-152749175700050"
echo "====================================================================="
echo
echo "--------------------"
echo "content from stdout:"
echo
echo "=== Data for post analysis generated by BenchKit (invocation template)"
echo
if [ "LTLCardinality" = "UpperBounds" ] ; then
echo "The expected result is a vector of positive values"
echo NUM_VECTOR
elif [ "LTLCardinality" != "StateSpace" ] ; then
echo "The expected result is a vector of booleans"
echo BOOL_VECTOR
else
echo "no data necessary for post analysis"
fi
echo
if [ -f "LTLCardinality.txt" ] ; then
echo "here is the order used to build the result vector(from text file)"
for x in $(grep Property LTLCardinality.txt | cut -d ' ' -f 2 | sort -u) ; do
echo "FORMULA_NAME $x"
done
elif [ -f "LTLCardinality.xml" ] ; then # for cunf (txt files deleted;-)
echo echo "here is the order used to build the result vector(from xml file)"
for x in $(grep '' LTLCardinality.xml | cut -d '>' -f 2 | cut -d '<' -f 1 | sort -u) ; do
echo "FORMULA_NAME $x"
done
fi
echo
echo "=== Now, execution of the tool begins"
echo
echo -n "BK_START "
date -u +%s%3N
echo
timeout -s 9 $BK_TIME_CONFINEMENT bash -c "/home/mcc/BenchKit/BenchKit_head.sh 2> STDERR ; echo ; echo -n \"BK_STOP \" ; date -u +%s%3N"
if [ $? -eq 137 ] ; then
echo
echo "BK_TIME_CONFINEMENT_REACHED"
fi
echo
echo "--------------------"
echo "content from stderr:"
echo
cat STDERR ;