fond
Model Checking Contest 2018
8th edition, Bratislava, Slovakia, June 26, 2018
Execution of r273-smll-152749149800296
Last Updated
June 26, 2018

About the Execution of ITS-Tools.L for BusinessProcesses-PT-13

Execution Summary
Max Memory
Used (MB)
Time wait (ms) CPU Usage (ms) I/O Wait (ms) Computed Result Execution
Status
15752.320 8446.00 21755.00 305.80 T normal

Execution Chart

We display below the execution chart for this examination (boot time has been removed).

Trace from the execution

Waiting for the VM to be ready (probing ssh)
..................
/home/mcc/execution
total 312K
-rw-r--r-- 1 mcc users 3.4K May 29 16:57 CTLCardinality.txt
-rw-r--r-- 1 mcc users 19K May 29 16:57 CTLCardinality.xml
-rw-r--r-- 1 mcc users 2.7K May 28 11:18 CTLFireability.txt
-rw-r--r-- 1 mcc users 19K May 28 11:18 CTLFireability.xml
-rw-r--r-- 1 mcc users 4.0K May 24 11:17 GenericPropertiesDefinition.xml
-rw-r--r-- 1 mcc users 6.3K May 24 11:17 GenericPropertiesVerdict.xml
-rw-r--r-- 1 mcc users 2.4K May 28 09:29 LTLCardinality.txt
-rw-r--r-- 1 mcc users 11K May 28 09:29 LTLCardinality.xml
-rw-r--r-- 1 mcc users 2.0K May 28 07:42 LTLFireability.txt
-rw-r--r-- 1 mcc users 11K May 28 07:42 LTLFireability.xml
-rw-r--r-- 1 mcc users 1 May 24 11:17 NewModel
-rw-r--r-- 1 mcc users 3.1K May 27 05:10 ReachabilityCardinality.txt
-rw-r--r-- 1 mcc users 14K May 27 05:10 ReachabilityCardinality.xml
-rw-r--r-- 1 mcc users 114 May 26 06:29 ReachabilityDeadlock.txt
-rw-r--r-- 1 mcc users 352 May 26 06:29 ReachabilityDeadlock.xml
-rw-r--r-- 1 mcc users 2.5K May 26 06:36 ReachabilityFireability.txt
-rw-r--r-- 1 mcc users 13K May 26 06:36 ReachabilityFireability.xml
-rw-r--r-- 1 mcc users 1.7K May 28 07:31 UpperBounds.txt
-rw-r--r-- 1 mcc users 3.8K May 28 07:31 UpperBounds.xml
-rw-r--r-- 1 mcc users 6 May 24 11:17 equiv_col
-rw-r--r-- 1 mcc users 3 May 24 11:17 instance
-rw-r--r-- 1 mcc users 6 May 24 11:17 iscolored
-rw-r--r-- 1 mcc users 148K May 24 11:17 model.pnml
=====================================================================
Generated by BenchKit 2-3637
Executing tool itstoolsl
Input is BusinessProcesses-PT-13, examination is ReachabilityDeadlock
Time confinement is 3600 seconds
Memory confinement is 16384 MBytes
Number of cores is 4
Run identifier is r273-smll-152749149800296

=====================================================================

--------------------
content from stdout:

=== Data for post analysis generated by BenchKit (invocation template)

The expected result is a vector of booleans
BOOL_VECTOR

here is the order used to build the result vector(from text file)
FORMULA_NAME BusinessProcesses-PT-13-ReachabilityDeadlock-0

=== Now, execution of the tool begins

BK_START 1527956197215

Flatten gal took : 191 ms
Constant places removed 10 places and 5 transitions.
Performed 371 Post agglomeration using F-continuation condition.
Iterating post reduction 0 with 381 rules applied. Total rules applied 381 place count 583 transition count 160
Constant places removed 396 places and 4 transitions.
Iterating post reduction 1 with 396 rules applied. Total rules applied 777 place count 187 transition count 156
Constant places removed 1 places and 0 transitions.
Iterating post reduction 2 with 1 rules applied. Total rules applied 778 place count 186 transition count 156
Performed 19 Pre agglomeration using Quasi-Persistent + HF-interchangeable + Divergent Free condition.
Pre-agglomeration after 3 with 19 Pre rules applied. Total rules applied 778 place count 186 transition count 137
Constant places removed 19 places and 0 transitions.
Iterating post reduction 3 with 19 rules applied. Total rules applied 797 place count 167 transition count 137
Symmetric choice reduction at 4 with 4 rule applications. Total rules 801 place count 167 transition count 137
Constant places removed 4 places and 4 transitions.
Iterating post reduction 4 with 4 rules applied. Total rules applied 805 place count 163 transition count 133
Performed 5 Post agglomeration using F-continuation condition.
Constant places removed 5 places and 0 transitions.
Reduce isomorphic transitions removed 1 transitions.
Iterating post reduction 5 with 6 rules applied. Total rules applied 811 place count 158 transition count 127
Performed 2 Post agglomeration using F-continuation condition.
Constant places removed 2 places and 0 transitions.
Iterating post reduction 6 with 2 rules applied. Total rules applied 813 place count 156 transition count 129
Applied a total of 813 rules in 162 ms. Remains 156 /593 variables (removed 437) and now considering 129/536 (removed 407) transitions.
// Phase 1: matrix 129 rows 156 cols
Using solver Z3 to compute partial order matrices.
Built C files in :
/home/mcc/execution
Presburger conditions satisfied. Using coverability to approximate state space in K-Induction.
// Phase 1: matrix 129 rows 156 cols
invariant :p314 + p315 = 1
invariant :p354 + p355 = 1
invariant :p379 + p380 = 1
invariant :p137 + p511 = 1
invariant :p209 + p546 = 1
invariant :-1'p169 + -1'p176 + -1'p178 + p181 + -1'p188 + p199 + -1'p200 + -1'p202 + p534 + -1'p571 + p572 + p574 + p578 + -1'p589 + p590 + p592 = 0
invariant :-1'p176 + -1'p178 + p182 + p184 = 0
invariant :p324 + p325 = 1
invariant :p344 + p345 = 1
invariant :p334 + p335 = 1
invariant :p414 + p415 = 1
invariant :p299 + p300 = 1
invariant :p119 + p499 = 1
invariant :p304 + p305 = 1
invariant :p97 + p488 = 1
invariant :p364 + p365 = 1
invariant :p409 + p410 = 1
invariant :p169 + p179 + p188 + -1'p199 + p200 + p202 + -1'p534 + p571 + -1'p572 + -1'p574 + -1'p578 + p589 + -1'p590 + -1'p592 = 0
invariant :p426 + p432 + p433 + p442 + p448 + p455 + p461 + p468 + p474 + p488 + p492 + p499 + p503 + p507 + p511 + p515 + p519 + p531 + p534 + p537 + p542 + p546 + p550 + p554 + p558 + p562 + p563 + p572 + p574 + p578 + p580 + p584 + p586 + p590 + p592 = 1
invariant :p149 + p519 = 1
invariant :p215 + p550 = 1
invariant :p74 + -1'p77 + -1'p360 + p365 + p370 + -1'p375 + -1'p492 + p499 + p560 + -1'p563 = 0
invariant :p349 + p350 = 1
invariant :p27 + p442 = 1
invariant :p76 + p77 = 1
invariant :p294 + p295 = 1
invariant :p221 + p554 = 1
invariant :p329 + p330 = 1
invariant :p374 + p375 = 1
invariant :p62 + p474 = 1
invariant :p369 + p370 = 1
invariant :p284 + p285 = 1
invariant :p399 + p400 = 1
invariant :p125 + p503 = 1
invariant :p103 + p492 = 1
invariant :p384 + p385 = 1
invariant :p309 + p310 = 1
invariant :p155 + p169 + -1'p176 + p184 + p187 + -1'p191 + p196 + p202 + -1'p426 + -1'p432 + -1'p433 + -1'p442 + -1'p448 + -1'p455 + -1'p461 + -1'p468 + -1'p474 + -1'p488 + -1'p492 + -1'p499 + -1'p503 + -1'p507 + -1'p511 + -1'p515 + -1'p519 + -1'p534 + -1'p542 + -1'p546 + -1'p550 + -1'p554 + -1'p558 + -1'p562 + -1'p563 + -1'p568 + p572 + -1'p577 + -1'p583 + p584 + -1'p592 = 0
invariant :p114 + -1'p117 + -1'p560 + p563 = 0
invariant :p172 + p176 + p178 + -1'p184 + p191 + p193 + -1'p196 + p200 + -1'p537 + -1'p572 + -1'p584 + -1'p590 = 0
invariant :p48 + p461 = 1
invariant :p394 + p395 = 1
invariant :-1'p191 + -1'p193 + p194 + p196 = 0
invariant :p559 + p560 + -1'p562 + -1'p563 = 0
invariant :p166 + p176 + -1'p187 + p188 + p190 + p191 + p426 + p432 + p433 + p442 + p448 + p455 + p461 + p468 + p474 + p488 + p492 + p499 + p503 + p507 + p511 + p515 + p519 + p534 + p537 + p542 + p546 + p550 + p554 + p558 + p562 + p563 + p568 + p577 + p583 + p590 + p592 = 1
invariant :p566 + p568 + -1'p572 + -1'p574 = 0
invariant :p389 + p390 = 1
invariant :p131 + p507 = 1
invariant :p73 + p77 + p360 + -1'p365 + -1'p370 + p375 + p492 + -1'p499 + -1'p560 + p563 = 1
invariant :p143 + p515 = 1
invariant :p289 + p290 = 1
invariant :p587 + p589 + -1'p590 + -1'p592 = 0
invariant :p319 + p320 = 1
invariant :p581 + p583 + -1'p584 + -1'p586 = 0
invariant :p41 + p455 = 1
invariant :p575 + p577 + -1'p578 + -1'p580 = 0
invariant :p34 + p448 = 1
invariant :p339 + p340 = 1
invariant :p569 + p571 + -1'p572 + -1'p574 = 0
invariant :p404 + p405 = 1
invariant :p109 + p117 + p562 = 1
invariant :p55 + p468 = 1
invariant :p203 + p542 = 1
invariant :p197 + p199 + -1'p200 + -1'p202 = 0
invariant :p82 + p92 + p95 = 1
invariant :p419 + p420 = 1
invariant :p185 + p187 + -1'p188 + -1'p190 = 0
invariant :p359 + p360 = 1
Invoking ITS tools like this :CommandLine [args=[/home/mcc/BenchKit/itstools/plugins/fr.lip6.move.gal.itstools.binaries_1.0.0.201805241334/bin/its-ctl-linux64, --gc-threshold, 2000000, --quiet, -i, /home/mcc/execution/ReachabilityDeadlock.pnml.gal, -t, CGAL, -ctl, DEADLOCK], workingDir=/home/mcc/execution]

its-ctl command run as :

/home/mcc/BenchKit/itstools/plugins/fr.lip6.move.gal.itstools.binaries_1.0.0.201805241334/bin/its-ctl-linux64 --gc-threshold 2000000 --quiet -i /home/mcc/execution/ReachabilityDeadlock.pnml.gal -t CGAL -ctl DEADLOCK
No direction supplied, using forward translation only.
built 3 ordering constraints for composite.
built 119 ordering constraints for composite.
built 118 ordering constraints for composite.
built 117 ordering constraints for composite.
built 112 ordering constraints for composite.
built 110 ordering constraints for composite.
built 108 ordering constraints for composite.
built 106 ordering constraints for composite.
built 104 ordering constraints for composite.
built 96 ordering constraints for composite.
built 79 ordering constraints for composite.
built 62 ordering constraints for composite.
built 45 ordering constraints for composite.
built 43 ordering constraints for composite.
built 41 ordering constraints for composite.
built 39 ordering constraints for composite.
built 37 ordering constraints for composite.
built 35 ordering constraints for composite.
built 32 ordering constraints for composite.
built 29 ordering constraints for composite.
built 26 ordering constraints for composite.
built 24 ordering constraints for composite.
built 22 ordering constraints for composite.
built 20 ordering constraints for composite.
built 18 ordering constraints for composite.
built 16 ordering constraints for composite.
built 14 ordering constraints for composite.
built 12 ordering constraints for composite.
built 10 ordering constraints for composite.
built 8 ordering constraints for composite.
built 6 ordering constraints for composite.
built 4 ordering constraints for composite.
built 2 ordering constraints for composite.
built 119 ordering constraints for composite.
built 10 ordering constraints for composite.
Model ,|S| ,Time ,Mem(kb) ,fin. SDD ,fin. DDD ,peak SDD ,peak DDD ,SDD Hom ,SDD cache peak ,DDD Hom ,DDD cachepeak ,SHom cache
reachable,18172,2.75866,108252,3588,322,87017,1157,898,1.09208e+06,159,2726,0


Model ,|S| ,Time ,Mem(kb) ,fin. SDD ,fin. DDD ,peak SDD ,peak DDD ,SDD Hom ,SDD cache peak ,DDD Hom ,DDD cachepeak ,SHom cache
dead,1188,3.20927,108252,1455,78,87017,2897,2374,1.09208e+06,559,5150,33971

System contains 1188 deadlocks (shown below if less than --print-limit option) !
FORMULA BusinessProcesses-PT-13-ReachabilityDeadlock-0 TRUE TECHNIQUES DECISION_DIAGRAMS TOPOLOGICAL USE_NUPN
[ 1188 states ] showing 10 first states
[ i1={[ u193={[ p432=1 ]
} u138={[ ]
} u137={[ ]
} u136={[ ]
} u135={[ ]
} u134={[ ]
} u133={[ ]
} u128={[ ]
} u127={[ ]
} u132={[ ]
} i2={[ u131={[ ]
} u130={[ ]
} ]
} ]
} i0={[ i1={[ u125={[ p420=1 ]
} i0={[ u124={[ p415=1 ]
} i0={[ u123={[ p410=1 ]
} i0={[ u122={[ p405=1 ]
} i0={[ u121={[ p400=1 ]
} i0={[ u120={[ p395=1 ]
} i0={[ u119={[ p390=1 ]
} i0={[ u118={[ p385=1 ]
} i0={[ u117={[ p380=1 ]
} i0={[ u116={[ p375=1 ]
} i0={[ u115={[ p370=1 ]
} i0={[ u114={[ p365=1 ]
} i0={[ u113={[ p360=1 ]
} i0={[ u112={[ p355=1 ]
} i0={[ u111={[ p350=1 ]
} i0={[ u110={[ p345=1 ]
} i0={[ u109={[ p340=1 ]
} i0={[ u108={[ p335=1 ]
} i0={[ u107={[ p330=1 ]
} i0={[ u106={[ p325=1 ]
} i0={[ u105={[ p320=1 ]
} i0={[ u104={[ p315=1 ]
} i0={[ u103={[ p310=1 ]
} i0={[ u102={[ p305=1 ]
} i0={[ u101={[ p300=1 ]
} i0={[ u100={[ p295=1 ]
} i0={[ u99={[ p290=1 ]
} i0={[ u98={[ p285=1 ]
} i0={[ u97={[ p280=1 ]
} u96={[ p275=1 ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} i0={[ u66={[ ]
} i0={[ u62={[ p221=1 ]
} u61={[ p215=1 ]
} u60={[ p209=1 ]
} u59={[ p203=1 ]
} u58={[ ]
} u57={[ ]
} u196={[ p155=1 ]
} u56={[ ]
} u55={[ ]
} u54={[ ]
} u53={[ ]
} u52={[ ]
} u51={[ ]
} u50={[ ]
} u47={[ p149=1 ]
} u195={[ p109=1 ]
} u46={[ p143=1 ]
} u41={[ ]
} u40={[ ]
} u45={[ p137=1 ]
} u44={[ p131=1 ]
} u43={[ p125=1 ]
} u42={[ p119=1 ]
} u38={[ p103=1 ]
} u37={[ p97=1 ]
} u36={[ p92=1 ]
} u35={[ p77=1 ]
} u34={[ p74=1 ]
} u32={[ p62=1 ]
} u31={[ p55=1 ]
} u30={[ p48=1 ]
} u29={[ p41=1 ]
} u28={[ p34=1 ]
} u27={[ p27=1 ]
} ]
[ u62={[ p221=1 ]
} u61={[ p215=1 ]
} u60={[ p209=1 ]
} u59={[ p203=1 ]
} u58={[ ]
} u57={[ ]
} u196={[ p155=1 ]
} u56={[ ]
} u55={[ ]
} u54={[ ]
} u53={[ ]
} u52={[ ]
} u51={[ ]
} u50={[ ]
} u47={[ p149=1 ]
} u195={[ p109=1 ]
} u46={[ p143=1 ]
} u41={[ ]
} u40={[ ]
} u45={[ p137=1 ]
} u44={[ p131=1 ]
} u43={[ p125=1 ]
} u42={[ p119=1 ]
} u38={[ p103=1 ]
} u37={[ p97=1 ]
} u36={[ p92=1 ]
} u35={[ p76=1 ]
} u34={[ p73=1 ]
} u32={[ p62=1 ]
} u31={[ p55=1 ]
} u30={[ p48=1 ]
} u29={[ p41=1 ]
} u28={[ p34=1 ]
} u27={[ p27=1 ]
} ]
} ]
[ u66={[ p242=1 ]
} i0={[ u62={[ p221=1 ]
} u61={[ p215=1 ]
} u60={[ p209=1 ]
} u59={[ p203=1 ]
} u58={[ ]
} u57={[ ]
} u196={[ p155=1 ]
} u56={[ ]
} u55={[ ]
} u54={[ ]
} u53={[ ]
} u52={[ ]
} u51={[ ]
} u50={[ ]
} u47={[ p149=1 ]
} u195={[ p109=1 ]
} u46={[ p143=1 ]
} u41={[ ]
} u40={[ ]
} u45={[ p137=1 ]
} u44={[ p131=1 ]
} u43={[ p125=1 ]
} u42={[ p119=1 ]
} u38={[ p103=1 ]
} u37={[ p97=1 ]
} u36={[ p92=1 ]
} u35={[ p76=1 ]
} u34={[ p73=1 ]
} u32={[ p62=1 ]
} u31={[ p55=1 ]
} u30={[ p48=1 ]
} u29={[ p41=1 ]
} u28={[ p34=1 ]
} u27={[ p27=1 ]
} ]
} ]
} ]
[ i1={[ u125={[ p420=1 ]
} i0={[ u124={[ p415=1 ]
} i0={[ u123={[ p410=1 ]
} i0={[ u122={[ p405=1 ]
} i0={[ u121={[ p400=1 ]
} i0={[ u120={[ p395=1 ]
} i0={[ u119={[ p390=1 ]
} i0={[ u118={[ p385=1 ]
} i0={[ u117={[ p380=1 ]
} i0={[ u116={[ p375=1 ]
} i0={[ u115={[ p370=1 ]
} i0={[ u114={[ p365=1 ]
} i0={[ u113={[ p359=1 ]
} i0={[ u112={[ p355=1 ]
} i0={[ u111={[ p349=1 ]
[ p350=1 ]
} i0={[ u110={[ p344=1 ]
[ p345=1 ]
} i0={[ u109={[ p340=1 ]
} i0={[ u108={[ p335=1 ]
} i0={[ u107={[ p330=1 ]
} i0={[ u106={[ p325=1 ]
} i0={[ u105={[ p320=1 ]
} i0={[ u104={[ p315=1 ]
} i0={[ u103={[ p310=1 ]
} i0={[ u102={[ p305=1 ]
} i0={[ u101={[ p300=1 ]
} i0={[ u100={[ p295=1 ]
} i0={[ u99={[ p290=1 ]
} i0={[ u98={[ p285=1 ]
} i0={[ u97={[ p280=1 ]
} u96={[ p275=1 ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
[ u116={[ p374=1 ]
} i0={[ u115={[ p370=1 ]
} i0={[ u114={[ p365=1 ]
} i0={[ u113={[ p360=1 ]
} i0={[ u112={[ p355=1 ]
} i0={[ u111={[ p349=1 ]
[ p350=1 ]
} i0={[ u110={[ p344=1 ]
[ p345=1 ]
} i0={[ u109={[ p340=1 ]
} i0={[ u108={[ p335=1 ]
} i0={[ u107={[ p330=1 ]
} i0={[ u106={[ p325=1 ]
} i0={[ u105={[ p320=1 ]
} i0={[ u104={[ p315=1 ]
} i0={[ u103={[ p310=1 ]
} i0={[ u102={[ p305=1 ]
} i0={[ u101={[ p300=1 ]
} i0={[ u100={[ p295=1 ]
} i0={[ u99={[ p290=1 ]
} i0={[ u98={[ p285=1 ]
} i0={[ u97={[ p280=1 ]
} u96={[ p275=1 ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} i0={[ u66={[ ]
} i0={[ u62={[ p221=1 ]
} u61={[ p215=1 ]
} u60={[ p209=1 ]
} u59={[ p203=1 ]
} u58={[ ]
} u57={[ ]
} u196={[ p155=1 ]
} u56={[ ]
} u55={[ ]
} u54={[ ]
} u53={[ ]
} u52={[ ]
} u51={[ ]
} u50={[ ]
} u47={[ p149=1 ]
} u195={[ p109=1 ]
} u46={[ p143=1 ]
} u41={[ ]
} u40={[ ]
} u45={[ p137=1 ]
} u44={[ p131=1 ]
} u43={[ p125=1 ]
} u42={[ p119=1 ]
} u38={[ p103=1 ]
} u37={[ p97=1 ]
} u36={[ p92=1 ]
} u35={[ p77=1 ]
} u34={[ p73=1 ]
} u32={[ p62=1 ]
} u31={[ p55=1 ]
} u30={[ p48=1 ]
} u29={[ p41=1 ]
} u28={[ p34=1 ]
} u27={[ p27=1 ]
} ]
} ]
} ]
} ]
Running compilation step : CommandLine [args=[gcc, -c, -I/home/mcc/BenchKit//lts_install_dir//include, -I., -std=c99, -fPIC, -O3, model.c], workingDir=/home/mcc/execution]
WARNING : LTS min runner thread was asked to interrupt. Dying gracefully.

BK_STOP 1527956205661

--------------------
content from stderr:

+ export BINDIR=/home/mcc/BenchKit/
+ BINDIR=/home/mcc/BenchKit/
++ pwd
+ export MODEL=/home/mcc/execution
+ MODEL=/home/mcc/execution
+ /home/mcc/BenchKit//runeclipse.sh /home/mcc/execution ReachabilityDeadlock -its -ltsminpath /home/mcc/BenchKit//lts_install_dir/ -louvain -smt
+ ulimit -s 65536
+ [[ -z '' ]]
+ export LTSMIN_MEM_SIZE=8589934592
+ LTSMIN_MEM_SIZE=8589934592
+ /home/mcc/BenchKit//itstools/its-tools -consoleLog -data /home/mcc/execution/workspace -pnfolder /home/mcc/execution -examination ReachabilityDeadlock -z3path /home/mcc/BenchKit//z3/bin/z3 -yices2path /home/mcc/BenchKit//yices/bin/yices -its -ltsminpath /home/mcc/BenchKit//lts_install_dir/ -louvain -smt -vmargs -Dosgi.locking=none -Declipse.stateSaveDelayInterval=-1 -Dosgi.configuration.area=/tmp/.eclipse -Xss8m -Xms40m -Xmx8192m -Dfile.encoding=UTF-8 -Dosgi.requiredJavaVersion=1.6
Jun 02, 2018 4:16:39 PM fr.lip6.move.gal.application.Application start
INFO: Running its-tools with arguments : [-pnfolder, /home/mcc/execution, -examination, ReachabilityDeadlock, -z3path, /home/mcc/BenchKit//z3/bin/z3, -yices2path, /home/mcc/BenchKit//yices/bin/yices, -its, -ltsminpath, /home/mcc/BenchKit//lts_install_dir/, -louvain, -smt]
Jun 02, 2018 4:16:39 PM fr.lip6.move.gal.application.MccTranslator transformPNML
INFO: Parsing pnml file : /home/mcc/execution/model.pnml
Jun 02, 2018 4:16:39 PM fr.lip6.move.gal.nupn.PTNetReader loadFromXML
INFO: Load time of PNML (sax parser for PT used): 134 ms
Jun 02, 2018 4:16:39 PM fr.lip6.move.gal.pnml.togal.PTGALTransformer handlePage
INFO: Transformed 593 places.
Jun 02, 2018 4:16:39 PM fr.lip6.move.gal.pnml.togal.PTGALTransformer handlePage
INFO: Transformed 536 transitions.
Jun 02, 2018 4:16:39 PM fr.lip6.move.gal.pnml.togal.PnmlToGalTransformer transform
INFO: Found NUPN structural information;
Jun 02, 2018 4:16:39 PM fr.lip6.move.serialization.SerializationUtil systemToFile
INFO: Time to serialize gal into /home/mcc/execution/model.pnml.img.gal : 31 ms
Jun 02, 2018 4:16:39 PM fr.lip6.move.gal.instantiate.GALRewriter flatten
INFO: Flatten gal took : 185 ms
Jun 02, 2018 4:16:39 PM fr.lip6.move.serialization.SerializationUtil systemToFile
INFO: Time to serialize gal into /home/mcc/execution/model.pnml.simple.gal : 7 ms
Jun 02, 2018 4:16:40 PM fr.lip6.move.gal.semantics.DeterministicNextBuilder getDeterministicNext
INFO: Input system was already deterministic with 536 transitions.
Jun 02, 2018 4:16:40 PM fr.lip6.move.gal.application.MccTranslator applyOrder
INFO: Applying decomposition
Jun 02, 2018 4:16:40 PM fr.lip6.move.gal.instantiate.GALRewriter flatten
INFO: Flatten gal took : 52 ms
Jun 02, 2018 4:16:40 PM fr.lip6.move.gal.semantics.DeterministicNextBuilder getDeterministicNext
INFO: Input system was already deterministic with 129 transitions.
Jun 02, 2018 4:16:40 PM fr.lip6.move.gal.instantiate.GALRewriter flatten
INFO: Flatten gal took : 32 ms
Jun 02, 2018 4:16:40 PM fr.lip6.move.gal.instantiate.CompositeBuilder decomposeWithOrder
INFO: Decomposing Gal with order
Jun 02, 2018 4:16:40 PM fr.lip6.move.gal.instantiate.GALRewriter flatten
INFO: Flatten gal took : 35 ms
Jun 02, 2018 4:16:40 PM fr.lip6.move.gal.instantiate.CompositeBuilder rewriteArraysToAllowPartition
INFO: Rewriting arrays to variables to allow decomposition.
Jun 02, 2018 4:16:40 PM fr.lip6.move.gal.gal2smt.bmc.KInductionSolver computeAndDeclareInvariants
INFO: Computed 68 place invariants in 30 ms
Jun 02, 2018 4:16:41 PM fr.lip6.move.gal.instantiate.Instantiator fuseIsomorphicEffects
INFO: Removed a total of 168 redundant transitions.
Jun 02, 2018 4:16:41 PM fr.lip6.move.serialization.SerializationUtil systemToFile
INFO: Time to serialize gal into /home/mcc/execution/ReachabilityDeadlock.pnml.gal : 17 ms
Jun 02, 2018 4:16:42 PM fr.lip6.move.gal.gal2smt.bmc.KInductionSolver init
INFO: Proved 156 variables to be positive in 1469 ms
Jun 02, 2018 4:16:42 PM fr.lip6.move.gal.gal2smt.bmc.NecessaryEnablingsolver computeAblingMatrix
INFO: Computing symmetric may disable matrix : 129 transitions.
Jun 02, 2018 4:16:42 PM fr.lip6.move.gal.gal2smt.bmc.NecessaryEnablingsolver printStats
INFO: Computation of disable matrix completed :0/129 took 0 ms. Total solver calls (SAT/UNSAT): 0(0/0)
Jun 02, 2018 4:16:42 PM fr.lip6.move.gal.gal2smt.bmc.NecessaryEnablingsolver printStats
INFO: Computation of Complete disable matrix. took 13 ms. Total solver calls (SAT/UNSAT): 0(0/0)
Jun 02, 2018 4:16:42 PM fr.lip6.move.gal.gal2smt.bmc.NecessaryEnablingsolver computeAblingMatrix
INFO: Computing symmetric may enable matrix : 129 transitions.
Jun 02, 2018 4:16:42 PM fr.lip6.move.gal.gal2smt.bmc.NecessaryEnablingsolver printStats
INFO: Computation of Complete enable matrix. took 12 ms. Total solver calls (SAT/UNSAT): 0(0/0)
Jun 02, 2018 4:16:42 PM fr.lip6.move.gal.gal2smt.bmc.NecessaryEnablingsolver computeCoEnablingMatrix
INFO: Computing symmetric co enabling matrix : 129 transitions.
Jun 02, 2018 4:16:44 PM org.smtlib.impl.Script execute
WARNING: Script execution failed on command (assert (and (and (>= (select s0 27) 1) (>= (select s0 98) 1)) (>= (select s0 150) 1))) with error (error "Failed to assert expression: java.io.IOException: Stream closed (and (and (>= (select s0 27) 1) (>= (select s0 98) 1)) (>= (select s0 150) 1))")
[(assert (and (and (>= (select s0 27) 1) (>= (select s0 98) 1)) (>= (select s0 150) 1)))]
Skipping mayMatrices nes/nds SMT solver raised an exception.
java.lang.RuntimeException: SMT solver raised an exception.
at fr.lip6.move.gal.gal2smt.bmc.NecessaryEnablingsolver.computeCoEnablingMatrix(NecessaryEnablingsolver.java:475)
at fr.lip6.move.gal.gal2pins.Gal2PinsTransformerNext.printLabels(Gal2PinsTransformerNext.java:530)
at fr.lip6.move.gal.gal2pins.Gal2PinsTransformerNext.printDependencyMatrix(Gal2PinsTransformerNext.java:209)
at fr.lip6.move.gal.gal2pins.Gal2PinsTransformerNext.buildBodyFile(Gal2PinsTransformerNext.java:85)
at fr.lip6.move.gal.gal2pins.Gal2PinsTransformerNext.transform(Gal2PinsTransformerNext.java:830)
at fr.lip6.move.gal.application.LTSminRunner$1.run(LTSminRunner.java:71)
at java.lang.Thread.run(Thread.java:748)
Jun 02, 2018 4:16:44 PM fr.lip6.move.gal.gal2pins.Gal2PinsTransformerNext transform
INFO: Built C files in 4047ms conformant to PINS in folder :/home/mcc/execution

Sequence of Actions to be Executed by the VM

This is useful if one wants to reexecute the tool in the VM from the submitted image disk.

set -x
# this is for BenchKit: configuration of major elements for the test
export BK_INPUT="BusinessProcesses-PT-13"
export BK_EXAMINATION="ReachabilityDeadlock"
export BK_TOOL="itstoolsl"
export BK_RESULT_DIR="/tmp/BK_RESULTS/OUTPUTS"
export BK_TIME_CONFINEMENT="3600"
export BK_MEMORY_CONFINEMENT="16384"

# this is specific to your benchmark or test

export BIN_DIR="$HOME/BenchKit/bin"

# remove the execution directoty if it exists (to avoid increse of .vmdk images)
if [ -d execution ] ; then
rm -rf execution
fi

tar xzf /home/mcc/BenchKit/INPUTS/BusinessProcesses-PT-13.tgz
mv BusinessProcesses-PT-13 execution
cd execution
pwd
ls -lh

# this is for BenchKit: explicit launching of the test
echo "====================================================================="
echo " Generated by BenchKit 2-3637"
echo " Executing tool itstoolsl"
echo " Input is BusinessProcesses-PT-13, examination is ReachabilityDeadlock"
echo " Time confinement is $BK_TIME_CONFINEMENT seconds"
echo " Memory confinement is 16384 MBytes"
echo " Number of cores is 4"
echo " Run identifier is r273-smll-152749149800296"
echo "====================================================================="
echo
echo "--------------------"
echo "content from stdout:"
echo
echo "=== Data for post analysis generated by BenchKit (invocation template)"
echo
if [ "ReachabilityDeadlock" = "UpperBounds" ] ; then
echo "The expected result is a vector of positive values"
echo NUM_VECTOR
elif [ "ReachabilityDeadlock" != "StateSpace" ] ; then
echo "The expected result is a vector of booleans"
echo BOOL_VECTOR
else
echo "no data necessary for post analysis"
fi
echo
if [ -f "ReachabilityDeadlock.txt" ] ; then
echo "here is the order used to build the result vector(from text file)"
for x in $(grep Property ReachabilityDeadlock.txt | cut -d ' ' -f 2 | sort -u) ; do
echo "FORMULA_NAME $x"
done
elif [ -f "ReachabilityDeadlock.xml" ] ; then # for cunf (txt files deleted;-)
echo echo "here is the order used to build the result vector(from xml file)"
for x in $(grep '' ReachabilityDeadlock.xml | cut -d '>' -f 2 | cut -d '<' -f 1 | sort -u) ; do
echo "FORMULA_NAME $x"
done
fi
echo
echo "=== Now, execution of the tool begins"
echo
echo -n "BK_START "
date -u +%s%3N
echo
timeout -s 9 $BK_TIME_CONFINEMENT bash -c "/home/mcc/BenchKit/BenchKit_head.sh 2> STDERR ; echo ; echo -n \"BK_STOP \" ; date -u +%s%3N"
if [ $? -eq 137 ] ; then
echo
echo "BK_TIME_CONFINEMENT_REACHED"
fi
echo
echo "--------------------"
echo "content from stderr:"
echo
cat STDERR ;