fond
Model Checking Contest 2018
8th edition, Bratislava, Slovakia, June 26, 2018
Execution of r273-smll-152749149700224
Last Updated
June 26, 2018

About the Execution of ITS-Tools.L for BusinessProcesses-PT-05

Execution Summary
Max Memory
Used (MB)
Time wait (ms) CPU Usage (ms) I/O Wait (ms) Computed Result Execution
Status
15753.240 4674.00 9458.00 184.20 T normal

Execution Chart

We display below the execution chart for this examination (boot time has been removed).

Trace from the execution

Waiting for the VM to be ready (probing ssh)
......................
/home/mcc/execution
total 248K
-rw-r--r-- 1 mcc users 3.5K May 29 16:56 CTLCardinality.txt
-rw-r--r-- 1 mcc users 19K May 29 16:56 CTLCardinality.xml
-rw-r--r-- 1 mcc users 2.4K May 28 11:17 CTLFireability.txt
-rw-r--r-- 1 mcc users 15K May 28 11:17 CTLFireability.xml
-rw-r--r-- 1 mcc users 4.0K May 24 11:17 GenericPropertiesDefinition.xml
-rw-r--r-- 1 mcc users 6.3K May 24 11:17 GenericPropertiesVerdict.xml
-rw-r--r-- 1 mcc users 2.6K May 28 09:27 LTLCardinality.txt
-rw-r--r-- 1 mcc users 12K May 28 09:27 LTLCardinality.xml
-rw-r--r-- 1 mcc users 1.9K May 28 07:40 LTLFireability.txt
-rw-r--r-- 1 mcc users 8.2K May 28 07:40 LTLFireability.xml
-rw-r--r-- 1 mcc users 1 May 24 11:17 NewModel
-rw-r--r-- 1 mcc users 3.2K May 27 05:09 ReachabilityCardinality.txt
-rw-r--r-- 1 mcc users 15K May 27 05:09 ReachabilityCardinality.xml
-rw-r--r-- 1 mcc users 114 May 26 06:29 ReachabilityDeadlock.txt
-rw-r--r-- 1 mcc users 352 May 26 06:29 ReachabilityDeadlock.xml
-rw-r--r-- 1 mcc users 2.7K May 26 06:36 ReachabilityFireability.txt
-rw-r--r-- 1 mcc users 16K May 26 06:36 ReachabilityFireability.xml
-rw-r--r-- 1 mcc users 1.7K May 28 07:31 UpperBounds.txt
-rw-r--r-- 1 mcc users 3.7K May 28 07:31 UpperBounds.xml
-rw-r--r-- 1 mcc users 6 May 24 11:17 equiv_col
-rw-r--r-- 1 mcc users 3 May 24 11:17 instance
-rw-r--r-- 1 mcc users 6 May 24 11:17 iscolored
-rw-r--r-- 1 mcc users 85K May 24 11:17 model.pnml
=====================================================================
Generated by BenchKit 2-3637
Executing tool itstoolsl
Input is BusinessProcesses-PT-05, examination is ReachabilityDeadlock
Time confinement is 3600 seconds
Memory confinement is 16384 MBytes
Number of cores is 4
Run identifier is r273-smll-152749149700224

=====================================================================

--------------------
content from stdout:

=== Data for post analysis generated by BenchKit (invocation template)

The expected result is a vector of booleans
BOOL_VECTOR

here is the order used to build the result vector(from text file)
FORMULA_NAME BusinessProcesses-PT-05-ReachabilityDeadlock-0

=== Now, execution of the tool begins

BK_START 1527915914632

Flatten gal took : 157 ms
Constant places removed 4 places and 2 transitions.
Performed 265 Post agglomeration using F-continuation condition.
Iterating post reduction 0 with 269 rules applied. Total rules applied 269 place count 364 transition count 52
Constant places removed 283 places and 2 transitions.
Reduce isomorphic transitions removed 1 transitions.
Performed 1 Post agglomeration using F-continuation condition.
Iterating post reduction 1 with 285 rules applied. Total rules applied 554 place count 81 transition count 48
Constant places removed 2 places and 0 transitions.
Iterating post reduction 2 with 2 rules applied. Total rules applied 556 place count 79 transition count 48
Performed 1 Post agglomeration using F-continuation condition.
Constant places removed 1 places and 0 transitions.
Reduce isomorphic transitions removed 1 transitions.
Iterating post reduction 3 with 2 rules applied. Total rules applied 558 place count 78 transition count 46
Applied a total of 558 rules in 80 ms. Remains 78 /368 variables (removed 290) and now considering 46/319 (removed 273) transitions.
// Phase 1: matrix 46 rows 78 cols
Using solver Z3 to compute partial order matrices.
Built C files in :
/home/mcc/execution
Invoking ITS tools like this :CommandLine [args=[/home/mcc/BenchKit/itstools/plugins/fr.lip6.move.gal.itstools.binaries_1.0.0.201805241334/bin/its-ctl-linux64, --gc-threshold, 2000000, --quiet, -i, /home/mcc/execution/ReachabilityDeadlock.pnml.gal, -t, CGAL, -ctl, DEADLOCK], workingDir=/home/mcc/execution]
Presburger conditions satisfied. Using coverability to approximate state space in K-Induction.
// Phase 1: matrix 46 rows 78 cols
invariant :p223 + p224 = 1
invariant :p158 + p159 = 1
invariant :p103 + p351 = 1
invariant :p228 + p229 = 1
invariant :p39 + p299 = 1
invariant :p198 + p199 = 1
invariant :p121 + p363 = 1
invariant :p90 + p343 = 1
invariant :p178 + p179 = 1
invariant :p233 + p234 = 1
invariant :p25 + p286 = 1
invariant :p76 + p331 = 1
invariant :p218 + p219 = 1
invariant :p19 + p280 = 1
invariant :p59 + p320 = 1
invariant :p173 + p174 = 1
invariant :p193 + p194 = 1
invariant :p97 + p347 = 1
invariant :p70 + p325 = 1
invariant :p253 + p254 = 1
invariant :p258 + p259 = 1
invariant :p263 + p264 = 1
invariant :p53 + p310 = 1
invariant :p208 + p209 = 1
invariant :p109 + p355 = 1
invariant :p168 + p169 = 1
invariant :p188 + p189 = 1
invariant :p213 + p214 = 1
invariant :p115 + p359 = 1
invariant :p238 + p239 = 1
invariant :p163 + p164 = 1
invariant :p203 + p204 = 1
invariant :p243 + p244 = 1
invariant :p32 + p292 = 1
invariant :p83 + p337 = 1
invariant :p248 + p249 = 1
invariant :p183 + p184 = 1
invariant :p46 + p305 = 1

its-ctl command run as :

/home/mcc/BenchKit/itstools/plugins/fr.lip6.move.gal.itstools.binaries_1.0.0.201805241334/bin/its-ctl-linux64 --gc-threshold 2000000 --quiet -i /home/mcc/execution/ReachabilityDeadlock.pnml.gal -t CGAL -ctl DEADLOCK
No direction supplied, using forward translation only.
built 1 ordering constraints for composite.
built 44 ordering constraints for composite.
built 43 ordering constraints for composite.
built 42 ordering constraints for composite.
built 44 ordering constraints for composite.
built 42 ordering constraints for composite.
built 40 ordering constraints for composite.
built 38 ordering constraints for composite.
built 36 ordering constraints for composite.
built 34 ordering constraints for composite.
built 32 ordering constraints for composite.
built 30 ordering constraints for composite.
built 28 ordering constraints for composite.
built 26 ordering constraints for composite.
built 24 ordering constraints for composite.
built 22 ordering constraints for composite.
built 20 ordering constraints for composite.
built 18 ordering constraints for composite.
built 16 ordering constraints for composite.
built 14 ordering constraints for composite.
built 12 ordering constraints for composite.
built 10 ordering constraints for composite.
built 8 ordering constraints for composite.
built 6 ordering constraints for composite.
built 4 ordering constraints for composite.
Model ,|S| ,Time ,Mem(kb) ,fin. SDD ,fin. DDD ,peak SDD ,peak DDD ,SDD Hom ,SDD cache peak ,DDD Hom ,DDD cachepeak ,SHom cache
reachable,64,0.108856,6832,347,171,3111,247,435,8140,105,905,0


Model ,|S| ,Time ,Mem(kb) ,fin. SDD ,fin. DDD ,peak SDD ,peak DDD ,SDD Hom ,SDD cache peak ,DDD Hom ,DDD cachepeak ,SHom cache
dead,24,0.133056,6832,115,22,3111,1451,1172,8140,371,5389,2788

System contains 24 deadlocks (shown below if less than --print-limit option) !
FORMULA BusinessProcesses-PT-05-ReachabilityDeadlock-0 TRUE TECHNIQUES DECISION_DIAGRAMS TOPOLOGICAL USE_NUPN
[ 24 states ] showing 10 first states
[ u80={[ ]
} i0={[ i1={[ u79={[ p264=1 ]
} i0={[ u78={[ p259=1 ]
} i0={[ u77={[ p254=1 ]
} i0={[ u76={[ p249=1 ]
} i0={[ u75={[ p244=1 ]
} i0={[ u74={[ p239=1 ]
} i0={[ u73={[ p234=1 ]
} i0={[ u72={[ p229=1 ]
} i0={[ u71={[ p224=1 ]
} i0={[ u70={[ p219=1 ]
} i0={[ u69={[ p214=1 ]
} i0={[ u68={[ p209=1 ]
} i0={[ u67={[ p204=1 ]
} i0={[ u66={[ p199=1 ]
} i0={[ u65={[ p194=1 ]
} i0={[ u64={[ p189=1 ]
} i0={[ u63={[ p184=1 ]
} i0={[ u62={[ p179=1 ]
} i0={[ u61={[ p174=1 ]
} i0={[ u60={[ p169=1 ]
} i0={[ u59={[ p164=1 ]
} u58={[ p159=1 ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} i0={[ u36={[ ]
[ p134=1 ]
} i0={[ u34={[ p121=1 ]
} u33={[ p115=1 ]
} u32={[ p109=1 ]
} u31={[ p103=1 ]
} u30={[ p97=1 ]
} u29={[ p90=1 ]
} u28={[ p83=1 ]
} u27={[ p76=1 ]
} u26={[ p70=1 ]
} u25={[ p59=1 ]
} u24={[ p53=1 ]
} u23={[ p46=1 ]
} u22={[ p39=1 ]
} u21={[ p32=1 ]
} u20={[ p25=1 ]
} u19={[ p19=1 ]
} ]
} ]
} ]
[ i1={[ u79={[ p263=1 ]
} i0={[ u78={[ p259=1 ]
} i0={[ u77={[ p254=1 ]
} i0={[ u76={[ p249=1 ]
} i0={[ u75={[ p244=1 ]
} i0={[ u74={[ p239=1 ]
} i0={[ u73={[ p234=1 ]
} i0={[ u72={[ p229=1 ]
} i0={[ u71={[ p224=1 ]
} i0={[ u70={[ p219=1 ]
} i0={[ u69={[ p214=1 ]
} i0={[ u68={[ p209=1 ]
} i0={[ u67={[ p204=1 ]
} i0={[ u66={[ p199=1 ]
} i0={[ u65={[ p194=1 ]
} i0={[ u64={[ p189=1 ]
} i0={[ u63={[ p184=1 ]
} i0={[ u62={[ p179=1 ]
} i0={[ u61={[ p174=1 ]
} i0={[ u60={[ p169=1 ]
} i0={[ u59={[ p164=1 ]
} u58={[ p159=1 ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
[ u79={[ p264=1 ]
} i0={[ u78={[ p258=1 ]
} i0={[ u77={[ p254=1 ]
} i0={[ u76={[ p249=1 ]
} i0={[ u75={[ p244=1 ]
} i0={[ u74={[ p239=1 ]
} i0={[ u73={[ p234=1 ]
} i0={[ u72={[ p229=1 ]
} i0={[ u71={[ p224=1 ]
} i0={[ u70={[ p219=1 ]
} i0={[ u69={[ p214=1 ]
} i0={[ u68={[ p209=1 ]
} i0={[ u67={[ p204=1 ]
} i0={[ u66={[ p199=1 ]
} i0={[ u65={[ p194=1 ]
} i0={[ u64={[ p189=1 ]
} i0={[ u63={[ p184=1 ]
} i0={[ u62={[ p179=1 ]
} i0={[ u61={[ p174=1 ]
} i0={[ u60={[ p169=1 ]
} i0={[ u59={[ p164=1 ]
} u58={[ p159=1 ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
[ u78={[ p259=1 ]
} i0={[ u77={[ p253=1 ]
} i0={[ u76={[ p249=1 ]
} i0={[ u75={[ p244=1 ]
} i0={[ u74={[ p239=1 ]
} i0={[ u73={[ p234=1 ]
} i0={[ u72={[ p229=1 ]
} i0={[ u71={[ p224=1 ]
} i0={[ u70={[ p219=1 ]
} i0={[ u69={[ p214=1 ]
} i0={[ u68={[ p209=1 ]
} i0={[ u67={[ p204=1 ]
} i0={[ u66={[ p199=1 ]
} i0={[ u65={[ p194=1 ]
} i0={[ u64={[ p189=1 ]
} i0={[ u63={[ p184=1 ]
} i0={[ u62={[ p179=1 ]
} i0={[ u61={[ p174=1 ]
} i0={[ u60={[ p169=1 ]
} i0={[ u59={[ p164=1 ]
} u58={[ p159=1 ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
[ u77={[ p254=1 ]
} i0={[ u76={[ p248=1 ]
} i0={[ u75={[ p244=1 ]
} i0={[ u74={[ p239=1 ]
} i0={[ u73={[ p234=1 ]
} i0={[ u72={[ p229=1 ]
} i0={[ u71={[ p224=1 ]
} i0={[ u70={[ p219=1 ]
} i0={[ u69={[ p214=1 ]
} i0={[ u68={[ p209=1 ]
} i0={[ u67={[ p204=1 ]
} i0={[ u66={[ p199=1 ]
} i0={[ u65={[ p194=1 ]
} i0={[ u64={[ p189=1 ]
} i0={[ u63={[ p184=1 ]
} i0={[ u62={[ p179=1 ]
} i0={[ u61={[ p174=1 ]
} i0={[ u60={[ p169=1 ]
} i0={[ u59={[ p164=1 ]
} u58={[ p159=1 ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
[ u76={[ p249=1 ]
} i0={[ u75={[ p243=1 ]
} i0={[ u74={[ p239=1 ]
} i0={[ u73={[ p234=1 ]
} i0={[ u72={[ p229=1 ]
} i0={[ u71={[ p224=1 ]
} i0={[ u70={[ p219=1 ]
} i0={[ u69={[ p214=1 ]
} i0={[ u68={[ p209=1 ]
} i0={[ u67={[ p204=1 ]
} i0={[ u66={[ p199=1 ]
} i0={[ u65={[ p194=1 ]
} i0={[ u64={[ p189=1 ]
} i0={[ u63={[ p184=1 ]
} i0={[ u62={[ p179=1 ]
} i0={[ u61={[ p174=1 ]
} i0={[ u60={[ p169=1 ]
} i0={[ u59={[ p164=1 ]
} u58={[ p159=1 ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
[ u75={[ p244=1 ]
} i0={[ u74={[ p238=1 ]
} i0={[ u73={[ p234=1 ]
} i0={[ u72={[ p229=1 ]
} i0={[ u71={[ p224=1 ]
} i0={[ u70={[ p219=1 ]
} i0={[ u69={[ p214=1 ]
} i0={[ u68={[ p209=1 ]
} i0={[ u67={[ p204=1 ]
} i0={[ u66={[ p199=1 ]
} i0={[ u65={[ p194=1 ]
} i0={[ u64={[ p189=1 ]
} i0={[ u63={[ p184=1 ]
} i0={[ u62={[ p179=1 ]
} i0={[ u61={[ p174=1 ]
} i0={[ u60={[ p169=1 ]
} i0={[ u59={[ p164=1 ]
} u58={[ p159=1 ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
[ u74={[ p239=1 ]
} i0={[ u73={[ p233=1 ]
} i0={[ u72={[ p229=1 ]
} i0={[ u71={[ p224=1 ]
} i0={[ u70={[ p219=1 ]
} i0={[ u69={[ p214=1 ]
} i0={[ u68={[ p209=1 ]
} i0={[ u67={[ p204=1 ]
} i0={[ u66={[ p199=1 ]
} i0={[ u65={[ p194=1 ]
} i0={[ u64={[ p189=1 ]
} i0={[ u63={[ p184=1 ]
} i0={[ u62={[ p179=1 ]
} i0={[ u61={[ p174=1 ]
} i0={[ u60={[ p169=1 ]
} i0={[ u59={[ p164=1 ]
} u58={[ p159=1 ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
[ u73={[ p234=1 ]
} i0={[ u72={[ p228=1 ]
} i0={[ u71={[ p224=1 ]
} i0={[ u70={[ p219=1 ]
} i0={[ u69={[ p214=1 ]
} i0={[ u68={[ p209=1 ]
} i0={[ u67={[ p204=1 ]
} i0={[ u66={[ p199=1 ]
} i0={[ u65={[ p194=1 ]
} i0={[ u64={[ p189=1 ]
} i0={[ u63={[ p184=1 ]
} i0={[ u62={[ p179=1 ]
} i0={[ u61={[ p174=1 ]
} i0={[ u60={[ p169=1 ]
} i0={[ u59={[ p164=1 ]
} u58={[ p159=1 ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} ]
} i0={[ u36={[ ]
} i0={[ u34={[ p121=1 ]
} u33={[ p115=1 ]
} u32={[ p109=1 ]
} u31={[ p103=1 ]
} u30={[ p97=1 ]
} u29={[ p90=1 ]
} u28={[ p83=1 ]
} u27={[ p76=1 ]
} u26={[ p70=1 ]
} u25={[ p59=1 ]
} u24={[ p53=1 ]
} u23={[ p46=1 ]
} u22={[ p39=1 ]
} u21={[ p32=1 ]
} u20={[ p25=1 ]
} u19={[ p19=1 ]
} ]
} ]
} ]
} ]
Running compilation step : CommandLine [args=[gcc, -c, -I/home/mcc/BenchKit//lts_install_dir//include, -I., -std=c99, -fPIC, -O3, model.c], workingDir=/home/mcc/execution]
WARNING : LTS min runner thread was asked to interrupt. Dying gracefully.

BK_STOP 1527915919306

--------------------
content from stderr:

+ export BINDIR=/home/mcc/BenchKit/
+ BINDIR=/home/mcc/BenchKit/
++ pwd
+ export MODEL=/home/mcc/execution
+ MODEL=/home/mcc/execution
+ /home/mcc/BenchKit//runeclipse.sh /home/mcc/execution ReachabilityDeadlock -its -ltsminpath /home/mcc/BenchKit//lts_install_dir/ -louvain -smt
+ ulimit -s 65536
+ [[ -z '' ]]
+ export LTSMIN_MEM_SIZE=8589934592
+ LTSMIN_MEM_SIZE=8589934592
+ /home/mcc/BenchKit//itstools/its-tools -consoleLog -data /home/mcc/execution/workspace -pnfolder /home/mcc/execution -examination ReachabilityDeadlock -z3path /home/mcc/BenchKit//z3/bin/z3 -yices2path /home/mcc/BenchKit//yices/bin/yices -its -ltsminpath /home/mcc/BenchKit//lts_install_dir/ -louvain -smt -vmargs -Dosgi.locking=none -Declipse.stateSaveDelayInterval=-1 -Dosgi.configuration.area=/tmp/.eclipse -Xss8m -Xms40m -Xmx8192m -Dfile.encoding=UTF-8 -Dosgi.requiredJavaVersion=1.6
Jun 02, 2018 5:05:16 AM fr.lip6.move.gal.application.Application start
INFO: Running its-tools with arguments : [-pnfolder, /home/mcc/execution, -examination, ReachabilityDeadlock, -z3path, /home/mcc/BenchKit//z3/bin/z3, -yices2path, /home/mcc/BenchKit//yices/bin/yices, -its, -ltsminpath, /home/mcc/BenchKit//lts_install_dir/, -louvain, -smt]
Jun 02, 2018 5:05:16 AM fr.lip6.move.gal.application.MccTranslator transformPNML
INFO: Parsing pnml file : /home/mcc/execution/model.pnml
Jun 02, 2018 5:05:16 AM fr.lip6.move.gal.nupn.PTNetReader loadFromXML
INFO: Load time of PNML (sax parser for PT used): 123 ms
Jun 02, 2018 5:05:16 AM fr.lip6.move.gal.pnml.togal.PTGALTransformer handlePage
INFO: Transformed 368 places.
Jun 02, 2018 5:05:17 AM fr.lip6.move.gal.pnml.togal.PTGALTransformer handlePage
INFO: Transformed 319 transitions.
Jun 02, 2018 5:05:17 AM fr.lip6.move.gal.pnml.togal.PnmlToGalTransformer transform
INFO: Found NUPN structural information;
Jun 02, 2018 5:05:17 AM fr.lip6.move.serialization.SerializationUtil systemToFile
INFO: Time to serialize gal into /home/mcc/execution/model.pnml.img.gal : 23 ms
Jun 02, 2018 5:05:17 AM fr.lip6.move.gal.instantiate.GALRewriter flatten
INFO: Flatten gal took : 152 ms
Jun 02, 2018 5:05:17 AM fr.lip6.move.serialization.SerializationUtil systemToFile
INFO: Time to serialize gal into /home/mcc/execution/model.pnml.simple.gal : 9 ms
Jun 02, 2018 5:05:17 AM fr.lip6.move.gal.semantics.DeterministicNextBuilder getDeterministicNext
INFO: Input system was already deterministic with 319 transitions.
Jun 02, 2018 5:05:17 AM fr.lip6.move.gal.application.MccTranslator applyOrder
INFO: Applying decomposition
Jun 02, 2018 5:05:17 AM fr.lip6.move.gal.instantiate.GALRewriter flatten
INFO: Flatten gal took : 15 ms
Jun 02, 2018 5:05:17 AM fr.lip6.move.gal.instantiate.GALRewriter flatten
INFO: Flatten gal took : 33 ms
Jun 02, 2018 5:05:17 AM fr.lip6.move.gal.instantiate.CompositeBuilder decomposeWithOrder
INFO: Decomposing Gal with order
Jun 02, 2018 5:05:17 AM fr.lip6.move.gal.instantiate.GALRewriter flatten
INFO: Flatten gal took : 12 ms
Jun 02, 2018 5:05:17 AM fr.lip6.move.gal.instantiate.CompositeBuilder rewriteArraysToAllowPartition
INFO: Rewriting arrays to variables to allow decomposition.
Jun 02, 2018 5:05:17 AM fr.lip6.move.gal.semantics.DeterministicNextBuilder getDeterministicNext
INFO: Input system was already deterministic with 46 transitions.
Jun 02, 2018 5:05:18 AM fr.lip6.move.gal.instantiate.Instantiator fuseIsomorphicEffects
INFO: Removed a total of 21 redundant transitions.
Jun 02, 2018 5:05:18 AM fr.lip6.move.serialization.SerializationUtil systemToFile
INFO: Time to serialize gal into /home/mcc/execution/ReachabilityDeadlock.pnml.gal : 10 ms
Jun 02, 2018 5:05:18 AM fr.lip6.move.gal.gal2smt.bmc.KInductionSolver computeAndDeclareInvariants
INFO: Computed 38 place invariants in 14 ms
Jun 02, 2018 5:05:18 AM fr.lip6.move.gal.gal2smt.bmc.NextBMCSolver checkSat
WARNING: SMT solver unexpectedly returned 'unknown' answer, retrying.
Skipping mayMatrices nes/nds SMT solver raised an exception or timeout :(error "Failed to check-sat")
java.lang.RuntimeException: SMT solver raised an exception or timeout :(error "Failed to check-sat")
at fr.lip6.move.gal.gal2smt.bmc.NextBMCSolver.checkSat(NextBMCSolver.java:297)
at fr.lip6.move.gal.gal2smt.bmc.NextBMCSolver.checkSat(NextBMCSolver.java:305)
at fr.lip6.move.gal.gal2smt.bmc.KInductionSolver.init(KInductionSolver.java:116)
at fr.lip6.move.gal.gal2smt.bmc.NecessaryEnablingsolver.init(NecessaryEnablingsolver.java:71)
at fr.lip6.move.gal.gal2pins.Gal2PinsTransformerNext.printLabels(Gal2PinsTransformerNext.java:471)
at fr.lip6.move.gal.gal2pins.Gal2PinsTransformerNext.printDependencyMatrix(Gal2PinsTransformerNext.java:209)
at fr.lip6.move.gal.gal2pins.Gal2PinsTransformerNext.buildBodyFile(Gal2PinsTransformerNext.java:85)
at fr.lip6.move.gal.gal2pins.Gal2PinsTransformerNext.transform(Gal2PinsTransformerNext.java:830)
at fr.lip6.move.gal.application.LTSminRunner$1.run(LTSminRunner.java:71)
at java.lang.Thread.run(Thread.java:748)
Jun 02, 2018 5:05:18 AM fr.lip6.move.gal.gal2pins.Gal2PinsTransformerNext transform
INFO: Built C files in 419ms conformant to PINS in folder :/home/mcc/execution

Sequence of Actions to be Executed by the VM

This is useful if one wants to reexecute the tool in the VM from the submitted image disk.

set -x
# this is for BenchKit: configuration of major elements for the test
export BK_INPUT="BusinessProcesses-PT-05"
export BK_EXAMINATION="ReachabilityDeadlock"
export BK_TOOL="itstoolsl"
export BK_RESULT_DIR="/tmp/BK_RESULTS/OUTPUTS"
export BK_TIME_CONFINEMENT="3600"
export BK_MEMORY_CONFINEMENT="16384"

# this is specific to your benchmark or test

export BIN_DIR="$HOME/BenchKit/bin"

# remove the execution directoty if it exists (to avoid increse of .vmdk images)
if [ -d execution ] ; then
rm -rf execution
fi

tar xzf /home/mcc/BenchKit/INPUTS/BusinessProcesses-PT-05.tgz
mv BusinessProcesses-PT-05 execution
cd execution
pwd
ls -lh

# this is for BenchKit: explicit launching of the test
echo "====================================================================="
echo " Generated by BenchKit 2-3637"
echo " Executing tool itstoolsl"
echo " Input is BusinessProcesses-PT-05, examination is ReachabilityDeadlock"
echo " Time confinement is $BK_TIME_CONFINEMENT seconds"
echo " Memory confinement is 16384 MBytes"
echo " Number of cores is 4"
echo " Run identifier is r273-smll-152749149700224"
echo "====================================================================="
echo
echo "--------------------"
echo "content from stdout:"
echo
echo "=== Data for post analysis generated by BenchKit (invocation template)"
echo
if [ "ReachabilityDeadlock" = "UpperBounds" ] ; then
echo "The expected result is a vector of positive values"
echo NUM_VECTOR
elif [ "ReachabilityDeadlock" != "StateSpace" ] ; then
echo "The expected result is a vector of booleans"
echo BOOL_VECTOR
else
echo "no data necessary for post analysis"
fi
echo
if [ -f "ReachabilityDeadlock.txt" ] ; then
echo "here is the order used to build the result vector(from text file)"
for x in $(grep Property ReachabilityDeadlock.txt | cut -d ' ' -f 2 | sort -u) ; do
echo "FORMULA_NAME $x"
done
elif [ -f "ReachabilityDeadlock.xml" ] ; then # for cunf (txt files deleted;-)
echo echo "here is the order used to build the result vector(from xml file)"
for x in $(grep '' ReachabilityDeadlock.xml | cut -d '>' -f 2 | cut -d '<' -f 1 | sort -u) ; do
echo "FORMULA_NAME $x"
done
fi
echo
echo "=== Now, execution of the tool begins"
echo
echo -n "BK_START "
date -u +%s%3N
echo
timeout -s 9 $BK_TIME_CONFINEMENT bash -c "/home/mcc/BenchKit/BenchKit_head.sh 2> STDERR ; echo ; echo -n \"BK_STOP \" ; date -u +%s%3N"
if [ $? -eq 137 ] ; then
echo
echo "BK_TIME_CONFINEMENT_REACHED"
fi
echo
echo "--------------------"
echo "content from stderr:"
echo
cat STDERR ;