fond
Model Checking Contest 2018
8th edition, Bratislava, Slovakia, June 26, 2018
Execution of r273-smll-152749149400004
Last Updated
June 26, 2018

About the Execution of ITS-Tools.L for ASLink-PT-01a

Execution Summary
Max Memory
Used (MB)
Time wait (ms) CPU Usage (ms) I/O Wait (ms) Computed Result Execution
Status
15753.480 94346.00 101849.00 490.20 TFF????????????? normal

Execution Chart

We display below the execution chart for this examination (boot time has been removed).

Trace from the execution

Waiting for the VM to be ready (probing ssh)
......................
/home/mcc/execution
total 364K
-rw-r--r-- 1 mcc users 3.3K May 29 16:52 CTLCardinality.txt
-rw-r--r-- 1 mcc users 19K May 29 16:52 CTLCardinality.xml
-rw-r--r-- 1 mcc users 2.4K May 28 11:13 CTLFireability.txt
-rw-r--r-- 1 mcc users 16K May 28 11:13 CTLFireability.xml
-rw-r--r-- 1 mcc users 4.0K May 24 11:17 GenericPropertiesDefinition.xml
-rw-r--r-- 1 mcc users 5.6K May 24 11:17 GenericPropertiesVerdict.xml
-rw-r--r-- 1 mcc users 2.5K May 28 09:20 LTLCardinality.txt
-rw-r--r-- 1 mcc users 12K May 28 09:20 LTLCardinality.xml
-rw-r--r-- 1 mcc users 1.7K May 28 07:35 LTLFireability.txt
-rw-r--r-- 1 mcc users 7.7K May 28 07:35 LTLFireability.xml
-rw-r--r-- 1 mcc users 1 May 24 11:17 NewModel
-rw-r--r-- 1 mcc users 3.5K May 27 05:07 ReachabilityCardinality.txt
-rw-r--r-- 1 mcc users 19K May 27 05:07 ReachabilityCardinality.xml
-rw-r--r-- 1 mcc users 104 May 26 06:29 ReachabilityDeadlock.txt
-rw-r--r-- 1 mcc users 342 May 26 06:29 ReachabilityDeadlock.xml
-rw-r--r-- 1 mcc users 2.5K May 26 06:33 ReachabilityFireability.txt
-rw-r--r-- 1 mcc users 15K May 26 06:33 ReachabilityFireability.xml
-rw-r--r-- 1 mcc users 1.6K May 28 07:31 UpperBounds.txt
-rw-r--r-- 1 mcc users 3.6K May 28 07:31 UpperBounds.xml
-rw-r--r-- 1 mcc users 6 May 24 11:17 equiv_col
-rw-r--r-- 1 mcc users 4 May 24 11:17 instance
-rw-r--r-- 1 mcc users 6 May 24 11:17 iscolored
-rw-r--r-- 1 mcc users 201K May 24 11:17 model.pnml
=====================================================================
Generated by BenchKit 2-3637
Executing tool itstoolsl
Input is ASLink-PT-01a, examination is CTLFireability
Time confinement is 3600 seconds
Memory confinement is 16384 MBytes
Number of cores is 4
Run identifier is r273-smll-152749149400004

=====================================================================

--------------------
content from stdout:

=== Data for post analysis generated by BenchKit (invocation template)

The expected result is a vector of booleans
BOOL_VECTOR

here is the order used to build the result vector(from text file)
FORMULA_NAME ASLink-PT-01a-CTLFireability-00
FORMULA_NAME ASLink-PT-01a-CTLFireability-01
FORMULA_NAME ASLink-PT-01a-CTLFireability-02
FORMULA_NAME ASLink-PT-01a-CTLFireability-03
FORMULA_NAME ASLink-PT-01a-CTLFireability-04
FORMULA_NAME ASLink-PT-01a-CTLFireability-05
FORMULA_NAME ASLink-PT-01a-CTLFireability-06
FORMULA_NAME ASLink-PT-01a-CTLFireability-07
FORMULA_NAME ASLink-PT-01a-CTLFireability-08
FORMULA_NAME ASLink-PT-01a-CTLFireability-09
FORMULA_NAME ASLink-PT-01a-CTLFireability-10
FORMULA_NAME ASLink-PT-01a-CTLFireability-11
FORMULA_NAME ASLink-PT-01a-CTLFireability-12
FORMULA_NAME ASLink-PT-01a-CTLFireability-13
FORMULA_NAME ASLink-PT-01a-CTLFireability-14
FORMULA_NAME ASLink-PT-01a-CTLFireability-15

=== Now, execution of the tool begins

BK_START 1527751585510

Invoking ITS tools like this :CommandLine [args=[/home/mcc/BenchKit/itstools/plugins/fr.lip6.move.gal.itstools.binaries_1.0.0.201805241334/bin/its-ctl-linux64, --gc-threshold, 2000000, --quiet, -i, /home/mcc/execution/CTLFireability.pnml.gal, -t, CGAL, -ctl, /home/mcc/execution/CTLFireability.ctl], workingDir=/home/mcc/execution]

its-ctl command run as :

/home/mcc/BenchKit/itstools/plugins/fr.lip6.move.gal.itstools.binaries_1.0.0.201805241334/bin/its-ctl-linux64 --gc-threshold 2000000 --quiet -i /home/mcc/execution/CTLFireability.pnml.gal -t CGAL -ctl /home/mcc/execution/CTLFireability.ctl
No direction supplied, using forward translation only.
Parsed 16 CTL formulae.
built 23 ordering constraints for composite.
built 75 ordering constraints for composite.
built 16 ordering constraints for composite.
built 4 ordering constraints for composite.
built 4 ordering constraints for composite.
built 4 ordering constraints for composite.
built 7 ordering constraints for composite.
built 120 ordering constraints for composite.
Model ,|S| ,Time ,Mem(kb) ,fin. SDD ,fin. DDD ,peak SDD ,peak DDD ,SDD Hom ,SDD cache peak ,DDD Hom ,DDD cachepeak ,SHom cache
reachable,1.89403e+08,3.21061,107164,5289,963,215444,3987,1462,292673,266,19843,0


Converting to forward existential form...Done !
original formula: EF((EF((((u4.p52>=1)&&(u39.p250>=1))&&((u1.p16>=1)&&(u6.p83>=1)))) + AF(((i16.u84.p303>=1)||((u4.p45>=1)&&(u39.p263>=1))))))
=> equivalent forward existential formula: ([(FwdU(FwdU(Init,TRUE),TRUE) * (((u4.p52>=1)&&(u39.p250>=1))&&((u1.p16>=1)&&(u6.p83>=1))))] != FALSE + [(FwdU(Init,TRUE) * !(EG(!(((i16.u84.p303>=1)||((u4.p45>=1)&&(u39.p263>=1)))))))] != FALSE)
Reverse transition relation is NOT exact ! Due to transitions t0, t1, t2, t3, t4, t5, t6, t7, t11, t13, t14, t15, t16, t17, t19, t297, t298, t299, t647, t706, i6.u13.t79, i6.u18.t69, i6.u23.t59, i16.u84.t96, i16.u84.t102, i16.u84.t108, Intersection with reachable at each step enabled. (destroyed/reverse/intersect/total) :358/351/26/735
Using saturation style SCC detection
Using saturation style SCC detection
Using saturation style SCC detection
Using saturation style SCC detection
Using saturation style SCC detection
Using saturation style SCC detection
Using saturation style SCC detection
Using saturation style SCC detection
Using saturation style SCC detection
Using saturation style SCC detection
Using saturation style SCC detection
Using saturation style SCC detection
Using saturation style SCC detection
Using saturation style SCC detection
Using saturation style SCC detection
Using saturation style SCC detection
Using saturation style SCC detection
Using saturation style SCC detection
Using saturation style SCC detection
Using saturation style SCC detection
Using saturation style SCC detection
Using saturation style SCC detection
Using saturation style SCC detection
Using saturation style SCC detection
Using saturation style SCC detection
Using saturation style SCC detection
Using saturation style SCC detection
Using saturation style SCC detection
Using saturation style SCC detection
Using saturation style SCC detection
Using saturation style SCC detection
Using saturation style SCC detection
Using saturation style SCC detection
Using saturation style SCC detection
Using saturation style SCC detection
Using saturation style SCC detection
Using saturation style SCC detection
Using saturation style SCC detection
Using saturation style SCC detection
Using saturation style SCC detection
Using saturation style SCC detection
Fast SCC detection found an SCC at level 16
Fast SCC detection found an SCC at level 17
(forward)formula 0,1,41.1919,1313328,1,0,2.90016e+06,17822,6631,3.6863e+06,1480,76346,9572155
FORMULA ASLink-PT-01a-CTLFireability-00 TRUE TECHNIQUES DECISION_DIAGRAMS TOPOLOGICAL USE_NUPN
Formula is TRUE !

***************************************

original formula: ((AG(AF(((u4.p38>=1)&&(u39.p231>=1)))) + A(!(((u1.p13>=1)&&(u6.p80>=1))) U ((i6.u13.p133>=1)||(i6.u18.p155>=1)))) * AF(E(((u4.p40>=1)&&(u39.p245>=1)) U ((u4.p46>=1)&&(u39.p254>=1)))))
=> equivalent forward existential formula: ([FwdG(FwdU((Init * !(!((E(!(((i6.u13.p133>=1)||(i6.u18.p155>=1))) U (!(!(((u1.p13>=1)&&(u6.p80>=1)))) * !(((i6.u13.p133>=1)||(i6.u18.p155>=1))))) + EG(!(((i6.u13.p133>=1)||(i6.u18.p155>=1)))))))),TRUE),!(((u4.p38>=1)&&(u39.p231>=1))))] = FALSE * [FwdG(Init,!(E(((u4.p40>=1)&&(u39.p245>=1)) U ((u4.p46>=1)&&(u39.p254>=1)))))] = FALSE)
(forward)formula 1,0,43.695,1393320,1,0,3.06256e+06,18805,6944,3.94068e+06,1528,79367,10161788
FORMULA ASLink-PT-01a-CTLFireability-01 FALSE TECHNIQUES DECISION_DIAGRAMS TOPOLOGICAL USE_NUPN
Formula is FALSE !

***************************************

original formula: (((E(((u4.p50>=1)&&(u39.p233>=1)) U ((i7.u33.p205>=1)&&(u37.p226>=1))) + AX(!(((u1.p6>=1)&&(u6.p81>=1))))) + EG(((u35.p213>=1)&&(u40.p274>=1)))) * (EX(!(((u4.p39>=1)&&(u39.p246>=1)))) * A(!(((u4.p41>=1)&&(u39.p255>=1))) U (((u35.p213>=1)&&(u40.p272>=1))||((u1.p4>=1)&&(u6.p87>=1))))))
=> equivalent forward existential formula: ([(EY(((Init * !(EG(((u35.p213>=1)&&(u40.p274>=1))))) * !(E(((u4.p50>=1)&&(u39.p233>=1)) U ((i7.u33.p205>=1)&&(u37.p226>=1)))))) * ((u1.p6>=1)&&(u6.p81>=1)))] = FALSE * ([(Init * !(EX(!(((u4.p39>=1)&&(u39.p246>=1))))))] = FALSE * ([(FwdU(Init,!((((u35.p213>=1)&&(u40.p272>=1))||((u1.p4>=1)&&(u6.p87>=1))))) * (!(!(((u4.p41>=1)&&(u39.p255>=1)))) * !((((u35.p213>=1)&&(u40.p272>=1))||((u1.p4>=1)&&(u6.p87>=1))))))] = FALSE * [FwdG(Init,!((((u35.p213>=1)&&(u40.p272>=1))||((u1.p4>=1)&&(u6.p87>=1)))))] = FALSE)))
(forward)formula 2,0,60.5365,1891488,1,0,4.19104e+06,20690,6991,5.21296e+06,1528,131476,13044592
FORMULA ASLink-PT-01a-CTLFireability-02 FALSE TECHNIQUES DECISION_DIAGRAMS TOPOLOGICAL USE_NUPN
Formula is FALSE !

***************************************

original formula: (EG(EF((((u1.p7>=1)&&(u6.p82>=1))||((i6.u30.p200>=1)&&(u37.p223>=1))))) + AX(E(((u4.p53>=1)&&(u39.p263>=1)) U ((i6.u28.p189>=1)&&(u36.p222>=1)))))
=> equivalent forward existential formula: [(EY((Init * !(EG(E(TRUE U (((u1.p7>=1)&&(u6.p82>=1))||((i6.u30.p200>=1)&&(u37.p223>=1)))))))) * !(E(((u4.p53>=1)&&(u39.p263>=1)) U ((i6.u28.p189>=1)&&(u36.p222>=1)))))] = FALSE
Using saturation style SCC detection
Using saturation style SCC detection
Using saturation style SCC detection
Using saturation style SCC detection
Using saturation style SCC detection
Using saturation style SCC detection
Using saturation style SCC detection
Using saturation style SCC detection
Using saturation style SCC detection
Using saturation style SCC detection
Using saturation style SCC detection
Using saturation style SCC detection
Using saturation style SCC detection
Using saturation style SCC detection
Using saturation style SCC detection

BK_STOP 1527751679856

--------------------
content from stderr:

+ export BINDIR=/home/mcc/BenchKit/
+ BINDIR=/home/mcc/BenchKit/
++ pwd
+ export MODEL=/home/mcc/execution
+ MODEL=/home/mcc/execution
+ /home/mcc/BenchKit//runeclipse.sh /home/mcc/execution CTLFireability -its -ltsminpath /home/mcc/BenchKit//lts_install_dir/ -louvain -smt
+ ulimit -s 65536
+ [[ -z '' ]]
+ export LTSMIN_MEM_SIZE=8589934592
+ LTSMIN_MEM_SIZE=8589934592
+ /home/mcc/BenchKit//itstools/its-tools -consoleLog -data /home/mcc/execution/workspace -pnfolder /home/mcc/execution -examination CTLFireability -z3path /home/mcc/BenchKit//z3/bin/z3 -yices2path /home/mcc/BenchKit//yices/bin/yices -its -ltsminpath /home/mcc/BenchKit//lts_install_dir/ -louvain -smt -vmargs -Dosgi.locking=none -Declipse.stateSaveDelayInterval=-1 -Dosgi.configuration.area=/tmp/.eclipse -Xss8m -Xms40m -Xmx8192m -Dfile.encoding=UTF-8 -Dosgi.requiredJavaVersion=1.6
May 31, 2018 7:26:28 AM fr.lip6.move.gal.application.Application start
INFO: Running its-tools with arguments : [-pnfolder, /home/mcc/execution, -examination, CTLFireability, -z3path, /home/mcc/BenchKit//z3/bin/z3, -yices2path, /home/mcc/BenchKit//yices/bin/yices, -its, -ltsminpath, /home/mcc/BenchKit//lts_install_dir/, -louvain, -smt]
May 31, 2018 7:26:28 AM fr.lip6.move.gal.application.MccTranslator transformPNML
INFO: Parsing pnml file : /home/mcc/execution/model.pnml
May 31, 2018 7:26:28 AM fr.lip6.move.gal.nupn.PTNetReader loadFromXML
INFO: Load time of PNML (sax parser for PT used): 196 ms
May 31, 2018 7:26:28 AM fr.lip6.move.gal.pnml.togal.PTGALTransformer handlePage
INFO: Transformed 431 places.
May 31, 2018 7:26:28 AM fr.lip6.move.gal.pnml.togal.PTGALTransformer handlePage
INFO: Transformed 735 transitions.
May 31, 2018 7:26:28 AM fr.lip6.move.gal.pnml.togal.PnmlToGalTransformer transform
INFO: Found NUPN structural information;
May 31, 2018 7:26:29 AM fr.lip6.move.serialization.SerializationUtil systemToFile
INFO: Time to serialize gal into /home/mcc/execution/model.pnml.img.gal : 49 ms
May 31, 2018 7:26:29 AM fr.lip6.move.gal.application.MccTranslator applyOrder
INFO: Applying decomposition
May 31, 2018 7:26:29 AM fr.lip6.move.gal.instantiate.GALRewriter flatten
INFO: Flatten gal took : 371 ms
May 31, 2018 7:26:29 AM fr.lip6.move.gal.instantiate.GALRewriter flatten
INFO: Flatten gal took : 239 ms
May 31, 2018 7:26:29 AM fr.lip6.move.gal.instantiate.CompositeBuilder decomposeWithOrder
INFO: Decomposing Gal with order
May 31, 2018 7:26:29 AM fr.lip6.move.gal.instantiate.GALRewriter flatten
INFO: Flatten gal took : 166 ms
May 31, 2018 7:26:29 AM fr.lip6.move.gal.instantiate.CompositeBuilder rewriteArraysToAllowPartition
INFO: Rewriting arrays to variables to allow decomposition.
May 31, 2018 7:26:30 AM fr.lip6.move.gal.instantiate.Instantiator fuseIsomorphicEffects
INFO: Removed a total of 954 redundant transitions.
May 31, 2018 7:26:30 AM fr.lip6.move.serialization.SerializationUtil systemToFile
INFO: Time to serialize gal into /home/mcc/execution/CTLFireability.pnml.gal : 16 ms
May 31, 2018 7:26:30 AM fr.lip6.move.serialization.SerializationUtil serializePropertiesForITSCTLTools
INFO: Time to serialize properties into /home/mcc/execution/CTLFireability.ctl : 2 ms
ITS-tools command line returned an error code 139

Sequence of Actions to be Executed by the VM

This is useful if one wants to reexecute the tool in the VM from the submitted image disk.

set -x
# this is for BenchKit: configuration of major elements for the test
export BK_INPUT="ASLink-PT-01a"
export BK_EXAMINATION="CTLFireability"
export BK_TOOL="itstoolsl"
export BK_RESULT_DIR="/tmp/BK_RESULTS/OUTPUTS"
export BK_TIME_CONFINEMENT="3600"
export BK_MEMORY_CONFINEMENT="16384"

# this is specific to your benchmark or test

export BIN_DIR="$HOME/BenchKit/bin"

# remove the execution directoty if it exists (to avoid increse of .vmdk images)
if [ -d execution ] ; then
rm -rf execution
fi

tar xzf /home/mcc/BenchKit/INPUTS/ASLink-PT-01a.tgz
mv ASLink-PT-01a execution
cd execution
pwd
ls -lh

# this is for BenchKit: explicit launching of the test
echo "====================================================================="
echo " Generated by BenchKit 2-3637"
echo " Executing tool itstoolsl"
echo " Input is ASLink-PT-01a, examination is CTLFireability"
echo " Time confinement is $BK_TIME_CONFINEMENT seconds"
echo " Memory confinement is 16384 MBytes"
echo " Number of cores is 4"
echo " Run identifier is r273-smll-152749149400004"
echo "====================================================================="
echo
echo "--------------------"
echo "content from stdout:"
echo
echo "=== Data for post analysis generated by BenchKit (invocation template)"
echo
if [ "CTLFireability" = "UpperBounds" ] ; then
echo "The expected result is a vector of positive values"
echo NUM_VECTOR
elif [ "CTLFireability" != "StateSpace" ] ; then
echo "The expected result is a vector of booleans"
echo BOOL_VECTOR
else
echo "no data necessary for post analysis"
fi
echo
if [ -f "CTLFireability.txt" ] ; then
echo "here is the order used to build the result vector(from text file)"
for x in $(grep Property CTLFireability.txt | cut -d ' ' -f 2 | sort -u) ; do
echo "FORMULA_NAME $x"
done
elif [ -f "CTLFireability.xml" ] ; then # for cunf (txt files deleted;-)
echo echo "here is the order used to build the result vector(from xml file)"
for x in $(grep '' CTLFireability.xml | cut -d '>' -f 2 | cut -d '<' -f 1 | sort -u) ; do
echo "FORMULA_NAME $x"
done
fi
echo
echo "=== Now, execution of the tool begins"
echo
echo -n "BK_START "
date -u +%s%3N
echo
timeout -s 9 $BK_TIME_CONFINEMENT bash -c "/home/mcc/BenchKit/BenchKit_head.sh 2> STDERR ; echo ; echo -n \"BK_STOP \" ; date -u +%s%3N"
if [ $? -eq 137 ] ; then
echo
echo "BK_TIME_CONFINEMENT_REACHED"
fi
echo
echo "--------------------"
echo "content from stderr:"
echo
cat STDERR ;