fond
Model Checking Contest 2018
8th edition, Bratislava, Slovakia, June 26, 2018
Execution of r272-smll-152749148700062
Last Updated
June 26, 2018

About the Execution of ITS-Tools for ASLink-PT-04a

Execution Summary
Max Memory
Used (MB)
Time wait (ms) CPU Usage (ms) I/O Wait (ms) Computed Result Execution
Status
15752.140 163296.00 331024.00 669.70 T normal

Execution Chart

We display below the execution chart for this examination (boot time has been removed).

Trace from the execution

Waiting for the VM to be ready (probing ssh)
.................
/home/mcc/execution
total 604K
-rw-r--r-- 1 mcc users 3.1K May 29 16:53 CTLCardinality.txt
-rw-r--r-- 1 mcc users 17K May 29 16:53 CTLCardinality.xml
-rw-r--r-- 1 mcc users 2.3K May 28 11:14 CTLFireability.txt
-rw-r--r-- 1 mcc users 14K May 28 11:14 CTLFireability.xml
-rw-r--r-- 1 mcc users 4.0K May 24 11:17 GenericPropertiesDefinition.xml
-rw-r--r-- 1 mcc users 5.6K May 24 11:17 GenericPropertiesVerdict.xml
-rw-r--r-- 1 mcc users 2.3K May 28 09:22 LTLCardinality.txt
-rw-r--r-- 1 mcc users 11K May 28 09:22 LTLCardinality.xml
-rw-r--r-- 1 mcc users 1.8K May 28 07:36 LTLFireability.txt
-rw-r--r-- 1 mcc users 9.4K May 28 07:36 LTLFireability.xml
-rw-r--r-- 1 mcc users 1 May 24 11:17 NewModel
-rw-r--r-- 1 mcc users 3.9K May 27 05:07 ReachabilityCardinality.txt
-rw-r--r-- 1 mcc users 21K May 27 05:07 ReachabilityCardinality.xml
-rw-r--r-- 1 mcc users 104 May 26 06:29 ReachabilityDeadlock.txt
-rw-r--r-- 1 mcc users 342 May 26 06:29 ReachabilityDeadlock.xml
-rw-r--r-- 1 mcc users 2.3K May 26 06:34 ReachabilityFireability.txt
-rw-r--r-- 1 mcc users 13K May 26 06:34 ReachabilityFireability.xml
-rw-r--r-- 1 mcc users 1.6K May 28 07:31 UpperBounds.txt
-rw-r--r-- 1 mcc users 3.6K May 28 07:31 UpperBounds.xml
-rw-r--r-- 1 mcc users 6 May 24 11:17 equiv_col
-rw-r--r-- 1 mcc users 4 May 24 11:17 instance
-rw-r--r-- 1 mcc users 6 May 24 11:17 iscolored
-rw-r--r-- 1 mcc users 436K May 24 11:17 model.pnml
=====================================================================
Generated by BenchKit 2-3637
Executing tool itstools
Input is ASLink-PT-04a, examination is ReachabilityDeadlock
Time confinement is 3600 seconds
Memory confinement is 16384 MBytes
Number of cores is 4
Run identifier is r272-smll-152749148700062

=====================================================================

--------------------
content from stdout:

=== Data for post analysis generated by BenchKit (invocation template)

The expected result is a vector of booleans
BOOL_VECTOR

here is the order used to build the result vector(from text file)
FORMULA_NAME ASLink-PT-04a-ReachabilityDeadlock-0

=== Now, execution of the tool begins

BK_START 1527781357742

Flatten gal took : 451 ms
Constant places removed 17 places and 1 transitions.
Reduce isomorphic transitions removed 16 transitions.
Implicit places reduction removed 8 places :[p873, p806, p611, p599, p416, p404, p221, p209]
Performed 181 Post agglomeration using F-continuation condition.
Iterating post reduction 0 with 222 rules applied. Total rules applied 222 place count 991 transition count 1356
Constant places removed 224 places and 0 transitions.
Performed 14 Post agglomeration using F-continuation condition.
Iterating post reduction 1 with 238 rules applied. Total rules applied 460 place count 767 transition count 1342
Constant places removed 15 places and 0 transitions.
Implicit places reduction removed 5 places :[p783, p588, p393, p206, p199]
Performed 5 Post agglomeration using F-continuation condition.
Iterating post reduction 2 with 25 rules applied. Total rules applied 485 place count 747 transition count 1337
Constant places removed 5 places and 0 transitions.
Iterating post reduction 3 with 5 rules applied. Total rules applied 490 place count 742 transition count 1337
Performed 16 Pre agglomeration using Quasi-Persistent + HF-interchangeable + Divergent Free condition.
Pre-agglomeration after 4 with 16 Pre rules applied. Total rules applied 490 place count 742 transition count 1321
Constant places removed 16 places and 0 transitions.
Iterating post reduction 4 with 16 rules applied. Total rules applied 506 place count 726 transition count 1321
Symmetric choice reduction at 5 with 11 rule applications. Total rules 517 place count 726 transition count 1321
Constant places removed 11 places and 39 transitions.
Reduce isomorphic transitions removed 2 transitions.
Implicit places reduction removed 7 places :[p1015, p876, p774, p579, p384, p190, p23]
Performed 8 Post agglomeration using F-continuation condition.
Iterating post reduction 5 with 28 rules applied. Total rules applied 545 place count 708 transition count 1272
Constant places removed 8 places and 0 transitions.
Iterating post reduction 6 with 8 rules applied. Total rules applied 553 place count 700 transition count 1272
Symmetric choice reduction at 7 with 5 rule applications. Total rules 558 place count 700 transition count 1272
Constant places removed 5 places and 12 transitions.
Iterating post reduction 7 with 5 rules applied. Total rules applied 563 place count 695 transition count 1260
Symmetric choice reduction at 8 with 1 rule applications. Total rules 564 place count 695 transition count 1260
Constant places removed 1 places and 8 transitions.
Iterating post reduction 8 with 1 rules applied. Total rules applied 565 place count 694 transition count 1252
Symmetric choice reduction at 9 with 1 rule applications. Total rules 566 place count 694 transition count 1252
Constant places removed 1 places and 8 transitions.
Iterating post reduction 9 with 1 rules applied. Total rules applied 567 place count 693 transition count 1244
Symmetric choice reduction at 10 with 1 rule applications. Total rules 568 place count 693 transition count 1244
Constant places removed 1 places and 8 transitions.
Iterating post reduction 10 with 1 rules applied. Total rules applied 569 place count 692 transition count 1236
Symmetric choice reduction at 11 with 1 rule applications. Total rules 570 place count 692 transition count 1236
Constant places removed 1 places and 8 transitions.
Iterating post reduction 11 with 1 rules applied. Total rules applied 571 place count 691 transition count 1228
Symmetric choice reduction at 12 with 1 rule applications. Total rules 572 place count 691 transition count 1228
Constant places removed 1 places and 8 transitions.
Iterating post reduction 12 with 1 rules applied. Total rules applied 573 place count 690 transition count 1220
Symmetric choice reduction at 13 with 1 rule applications. Total rules 574 place count 690 transition count 1220
Constant places removed 1 places and 8 transitions.
Iterating post reduction 13 with 1 rules applied. Total rules applied 575 place count 689 transition count 1212
Symmetric choice reduction at 14 with 1 rule applications. Total rules 576 place count 689 transition count 1212
Constant places removed 1 places and 8 transitions.
Iterating post reduction 14 with 1 rules applied. Total rules applied 577 place count 688 transition count 1204
Symmetric choice reduction at 15 with 1 rule applications. Total rules 578 place count 688 transition count 1204
Constant places removed 1 places and 8 transitions.
Iterating post reduction 15 with 1 rules applied. Total rules applied 579 place count 687 transition count 1196
Symmetric choice reduction at 16 with 1 rule applications. Total rules 580 place count 687 transition count 1196
Constant places removed 1 places and 8 transitions.
Iterating post reduction 16 with 1 rules applied. Total rules applied 581 place count 686 transition count 1188
Symmetric choice reduction at 17 with 1 rule applications. Total rules 582 place count 686 transition count 1188
Constant places removed 1 places and 8 transitions.
Iterating post reduction 17 with 1 rules applied. Total rules applied 583 place count 685 transition count 1180
Symmetric choice reduction at 18 with 1 rule applications. Total rules 584 place count 685 transition count 1180
Constant places removed 1 places and 8 transitions.
Iterating post reduction 18 with 1 rules applied. Total rules applied 585 place count 684 transition count 1172
Symmetric choice reduction at 19 with 1 rule applications. Total rules 586 place count 684 transition count 1172
Constant places removed 1 places and 8 transitions.
Iterating post reduction 19 with 1 rules applied. Total rules applied 587 place count 683 transition count 1164
Symmetric choice reduction at 20 with 1 rule applications. Total rules 588 place count 683 transition count 1164
Constant places removed 1 places and 8 transitions.
Iterating post reduction 20 with 1 rules applied. Total rules applied 589 place count 682 transition count 1156
Symmetric choice reduction at 21 with 1 rule applications. Total rules 590 place count 682 transition count 1156
Constant places removed 1 places and 8 transitions.
Iterating post reduction 21 with 1 rules applied. Total rules applied 591 place count 681 transition count 1148
Symmetric choice reduction at 22 with 1 rule applications. Total rules 592 place count 681 transition count 1148
Constant places removed 1 places and 8 transitions.
Iterating post reduction 22 with 1 rules applied. Total rules applied 593 place count 680 transition count 1140
Performed 13 Post agglomeration using F-continuation condition.
Constant places removed 13 places and 0 transitions.
Iterating post reduction 23 with 13 rules applied. Total rules applied 606 place count 667 transition count 1127
Applied a total of 606 rules in 989 ms. Remains 667 /1016 variables (removed 349) and now considering 1127/1554 (removed 427) transitions.
// Phase 1: matrix 1127 rows 667 cols
Using solver Z3 to compute partial order matrices.
Built C files in :
/home/mcc/execution
Invoking ITS tools like this :CommandLine [args=[/home/mcc/BenchKit/itstools/plugins/fr.lip6.move.gal.itstools.binaries_1.0.0.201805151631/bin/its-ctl-linux64, --gc-threshold, 2000000, --quiet, -i, /home/mcc/execution/ReachabilityDeadlock.pnml.gal, -t, CGAL, -ctl, DEADLOCK], workingDir=/home/mcc/execution]

its-ctl command run as :

/home/mcc/BenchKit/itstools/plugins/fr.lip6.move.gal.itstools.binaries_1.0.0.201805151631/bin/its-ctl-linux64 --gc-threshold 2000000 --quiet -i /home/mcc/execution/ReachabilityDeadlock.pnml.gal -t CGAL -ctl DEADLOCK
No direction supplied, using forward translation only.
Presburger conditions satisfied. Using coverability to approximate state space in K-Induction.
// Phase 1: matrix 1127 rows 667 cols
invariant :-1'p38 + -1'p40 + -1'p42 + -1'p44 + -1'p46 + -1'p48 + -1'p50 + -1'p52 + p268 + p270 + p272 + p274 + p276 + p278 + p280 + p282 = 0
invariant :p487 + p489 + p490 + -1'p491 + -1'p492 + -1'p493 + -1'p494 + -1'p495 + -1'p496 + -1'p497 + -1'p498 + -1'p499 + -1'p500 + p534 + p556 + p576 + p618 = 1
invariant :p943 + p944 + p945 + -1'p946 + -1'p947 + -1'p948 = 0
invariant :p22 + p25 + p26 + p27 + p28 + p29 + p30 + p31 + p32 + p34 + p213 + -1'p215 + -1'p218 + p399 = 1
invariant :p445 + p447 + p449 + p451 + p453 + p455 + p457 + p459 + p489 + p523 + p545 + p565 + p600 + p603 + -1'p605 + -1'p608 + p789 = 1
invariant :p812 + p813 = 1
invariant :p903 + p904 + p905 + -1'p908 + -1'p909 + -1'p910 = 0
invariant :-1'p594 + p597 + p598 + p603 + -1'p605 + -1'p608 + p789 = 0
invariant :p755 + p757 + p758 + p760 + p761 + -1'p762 + -1'p763 + -1'p771 = 0
invariant :-1'p622 + -1'p624 + -1'p626 + -1'p628 + -1'p630 + -1'p632 + -1'p634 + -1'p636 + p816 + p818 + p820 + p822 + p824 + p826 + p828 + p830 = 0
invariant :p461 + p481 = 1
invariant :p852 + p855 + p856 + p857 + p858 + p859 + p860 + p861 + p862 + p863 + p864 + p865 + p866 + p867 + p868 + p869 + p870 + p871 + p896 + p897 + -1'p901 + -1'p902 + p904 + p905 + -1'p909 + -1'p910 + p912 + p913 + -1'p915 + -1'p916 + p918 + p919 + -1'p921 + -1'p922 + p924 + p925 + -1'p927 + -1'p928 + -1'p929 + p932 + p936 + p937 + -1'p941 + -1'p942 + p944 + p945 + -1'p947 + -1'p948 + -1'p949 + p952 + p956 + p957 + -1'p961 + -1'p962 + -1'p963 + p966 = 0
invariant :p996 + p997 + -1'p1000 + -1'p1001 + -1'p1002 = 0
invariant :p72 + p92 = 1
invariant :p621 + p622 + p623 + p624 + p625 + p626 + p627 + p628 + p629 + p630 + p631 + p632 + p633 + p634 + p635 + p636 + p637 + -1'p680 + -1'p686 + -1'p687 + -1'p688 + -1'p690 + -1'p692 + -1'p694 + -1'p720 + -1'p721 + -1'p742 + -1'p743 + -1'p762 + -1'p763 + -1'p777 + p813 = 1
invariant :p640 + p642 + p644 + p646 + p648 + p650 + p652 + p654 + p794 + p795 + p802 + p803 + p804 = 1
invariant :p788 + p789 = 1
invariant :-1'p250 + -1'p252 + -1'p254 + -1'p256 + -1'p258 + -1'p260 + -1'p262 + -1'p264 + p409 + p410 + p411 = 0
invariant :p877 + p879 + p880 + p881 + p882 + p883 + p884 + p885 + p886 = 1
invariant :p917 + p918 + p919 + -1'p920 + -1'p921 + -1'p922 = 0
invariant :-1'p56 + -1'p58 + -1'p60 + -1'p62 + -1'p64 + -1'p66 + -1'p68 + -1'p70 + p214 + p215 + p216 = 0
invariant :p911 + p912 + p913 + -1'p914 + -1'p915 + -1'p916 = 0
invariant :p969 + p970 + -1'p975 + -1'p976 + -1'p977 = 0
invariant :p849 + p902 + p910 + p916 + p922 + p928 + p934 + p942 + p948 + p954 + p962 + p968 = 1
invariant :p955 + p956 + p957 + -1'p960 + -1'p961 + -1'p962 = 0
invariant :p854 + -1'p905 + -1'p913 + -1'p919 + -1'p925 + -1'p937 + -1'p945 + -1'p957 = 0
invariant :p2 + p4 + p6 + p8 + p10 + p12 + p14 + p16 + p18 + p27 + p30 + p32 + p34 + p74 + p76 + p78 + p80 + p82 + p84 + p86 + p88 = 1
invariant :p874 + p974 + p980 + p986 + p1005 = 1
invariant :p426 + p428 + p430 + p432 + p434 + p436 + p438 + p440 + p442 + -1'p485 + -1'p491 + -1'p492 + -1'p493 + -1'p495 + -1'p497 + -1'p499 + -1'p525 + -1'p526 + -1'p547 + -1'p548 + -1'p567 + -1'p568 + -1'p582 + p618 + p658 + p660 + p662 + p664 + p666 + p668 + p670 + p672 = 1
invariant :p232 + p234 + p236 + p238 + p240 + p242 + p244 + p246 + p462 + p464 + p466 + p468 + p470 + p472 + p474 + p476 + p478 + -1'p481 = 0
invariant :p622 + p624 + p626 + p628 + p630 + p632 + p634 + p636 + p815 + p817 + p819 + p821 + p823 + p825 + p827 + p829 + p831 + -1'p879 + -1'p881 + -1'p883 + -1'p885 + -1'p977 + -1'p983 + -1'p989 + -1'p1002 + -1'p1008 = 0
invariant :p171 + p173 + p174 + p176 + p177 + -1'p178 + -1'p179 + -1'p187 = 0
invariant :p733 + p735 + p736 + p737 + p738 + p740 + p741 + -1'p742 + -1'p743 + -1'p751 = 0
invariant :p972 + p973 + p974 + -1'p975 + -1'p976 + -1'p977 = 0
invariant :-1'p640 + -1'p642 + -1'p644 + -1'p646 + -1'p648 + -1'p650 + -1'p652 + -1'p654 + p799 + p800 + p801 = 0
invariant :p231 + p232 + p233 + p234 + p235 + p236 + p237 + p238 + p239 + p240 + p241 + p242 + p243 + p244 + p245 + p246 + p247 + -1'p290 + -1'p296 + -1'p297 + -1'p298 + -1'p300 + -1'p302 + -1'p304 + -1'p330 + -1'p331 + -1'p352 + -1'p353 + -1'p372 + -1'p373 + -1'p387 + p423 = 1
invariant :-1'p232 + -1'p234 + -1'p236 + -1'p238 + -1'p240 + -1'p242 + -1'p244 + -1'p246 + p463 + p465 + p467 + p469 + p471 + p473 + p475 + p477 = 0
invariant :p1003 + p1004 + p1005 + -1'p1006 + -1'p1007 + -1'p1008 = 0
invariant :p227 + p228 = 1
invariant :p602 + p605 + p608 + -1'p789 = 0
invariant :p91 + p92 + p93 + p96 + p102 + p103 + p104 + p105 + p106 + p107 + p108 + p109 + p110 + p111 + p136 + p137 + p158 + p159 + p178 + p179 + p193 + p197 + p203 + -1'p228 = 0
invariant :p639 + p640 + p641 + p642 + p643 + p644 + p645 + p646 + p647 + p648 + p649 + p650 + p651 + p652 + p653 + p654 + p655 + -1'p709 + -1'p711 + -1'p713 + -1'p715 + -1'p735 + -1'p737 + -1'p757 = 0
invariant :p119 + p145 + p167 + p187 + p228 = 1
invariant :p443 + p514 + p516 + p518 + p520 + p540 + p542 + p562 = 1
invariant :-1'p640 + -1'p642 + -1'p644 + -1'p646 + -1'p648 + -1'p650 + -1'p652 + -1'p654 + -1'p794 + -1'p795 + p797 + p800 + -1'p802 + -1'p804 + p853 + p855 + p857 + p859 + p861 + p863 + p865 + p867 + p869 + p871 + -1'p902 + p905 + -1'p910 + p913 + -1'p916 + p919 + -1'p922 + p925 + -1'p928 + -1'p934 + p937 + -1'p942 + p945 + -1'p948 + -1'p954 + p957 + -1'p962 + -1'p968 = -1
invariant :p21 + -1'p22 + -1'p25 + -1'p29 + -1'p30 + -1'p31 + -1'p32 + -1'p34 + -1'p213 + p215 + p218 + -1'p399 = 0
invariant :p935 + p936 + p937 + -1'p940 + -1'p941 + -1'p942 = 0
invariant :p675 + p676 + p677 + p680 + p686 + p687 + p688 + p689 + p690 + p691 + p692 + p693 + p694 + p695 + p720 + p721 + p742 + p743 + p762 + p763 + p777 + p781 + p787 + -1'p813 = 0
invariant :p638 + p709 + p711 + p713 + p715 + p735 + p737 + p757 = 1
invariant :p229 + p290 + p296 + p297 + p298 + p300 + p302 + p304 + p330 + p331 + p352 + p353 + p372 + p373 + p387 + -1'p423 = 0
invariant :-1'p250 + -1'p252 + -1'p254 + -1'p256 + -1'p258 + -1'p260 + -1'p262 + -1'p264 + -1'p294 + p317 + p319 + p320 + p321 + p322 + p323 + p324 + p325 + p326 + p329 + -1'p330 + -1'p331 + -1'p339 + -1'p350 + -1'p370 + -1'p405 + -1'p408 + p410 + p413 + -1'p594 = -1
invariant :p480 + p481 + p482 + p485 + p491 + p492 + p493 + p494 + p495 + p496 + p497 + p498 + p499 + p500 + p525 + p526 + p547 + p548 + p567 + p568 + p582 + p586 + p592 + -1'p618 = 0
invariant :p407 + p410 + p413 + -1'p594 = 0
invariant :p54 + p125 + p127 + p129 + p131 + p151 + p153 + p173 = 1
invariant :p56 + p58 + p60 + p62 + p64 + p66 + p68 + p70 + p210 + p213 + -1'p215 + p217 + p219 + p399 = 1
invariant :p248 + p319 + p321 + p323 + p325 + p345 + p347 + p367 = 1
invariant :-1'p445 + -1'p447 + -1'p449 + -1'p451 + -1'p453 + -1'p455 + -1'p457 + -1'p459 + p604 + p605 + p606 = 0
invariant :p98 + p100 + p101 + -1'p102 + -1'p103 + -1'p104 + -1'p105 + -1'p106 + -1'p107 + -1'p108 + -1'p109 + -1'p110 + -1'p111 + p145 + p167 + p187 + p228 = 1
invariant :p427 + p429 + p431 + p433 + p435 + p437 + p439 + p441 + -1'p658 + -1'p660 + -1'p662 + -1'p664 + -1'p666 + -1'p668 + -1'p670 + -1'p672 = 0
invariant :p963 + p964 + p965 + -1'p966 + -1'p967 + -1'p968 = 0
invariant :p508 + p534 + p556 + p576 + p618 = 1
invariant :-1'p789 + p792 + p793 + p794 = 0
invariant :p398 + p399 = 1
invariant :p593 + p594 = 1
invariant :p1 + -1'p27 + -1'p30 + -1'p32 + -1'p34 = 0
invariant :p682 + p684 + p685 + -1'p686 + -1'p687 + -1'p688 + -1'p689 + -1'p690 + -1'p691 + -1'p692 + -1'p693 + -1'p694 + -1'p695 + p729 + p751 + p771 + p813 = 1
invariant :-1'p399 + p402 + p403 + p408 + -1'p410 + -1'p413 + p594 = 0
invariant :p617 + p618 = 1
invariant :p851 + -1'p897 + -1'p931 + -1'p951 + -1'p965 = 0
invariant :p560 + p562 + p563 + p565 + p566 + -1'p567 + -1'p568 + -1'p576 = 0
invariant :p285 + p286 + p287 + p290 + p296 + p297 + p298 + p299 + p300 + p301 + p302 + p303 + p304 + p305 + p330 + p331 + p352 + p353 + p372 + p373 + p387 + p391 + p397 + -1'p423 = 0
invariant :p445 + p447 + p449 + p451 + p453 + p455 + p457 + p459 + p600 + p603 + -1'p605 + p607 + p609 + p789 = 1
invariant :p37 + p38 + p39 + p40 + p41 + p42 + p43 + p44 + p45 + p46 + p47 + p48 + p49 + p50 + p51 + p52 + p53 + -1'p96 + -1'p102 + -1'p103 + -1'p104 + -1'p106 + -1'p108 + -1'p110 + -1'p136 + -1'p137 + -1'p158 + -1'p159 + -1'p178 + -1'p179 + -1'p193 + p228 = 1
invariant :p422 + p423 = 1
invariant :-1'p640 + -1'p642 + -1'p644 + -1'p646 + -1'p648 + -1'p650 + -1'p652 + -1'p654 + -1'p684 + p707 + p709 + p710 + p711 + p712 + p713 + p714 + p715 + p716 + p719 + -1'p720 + -1'p721 + -1'p729 + -1'p740 + -1'p760 + -1'p794 + -1'p795 = -1
invariant :p292 + p294 + p295 + -1'p296 + -1'p297 + -1'p298 + -1'p299 + -1'p300 + -1'p301 + -1'p302 + -1'p303 + -1'p304 + -1'p305 + p339 + p361 + p381 + p423 = 1
invariant :p250 + p252 + p254 + p256 + p258 + p260 + p262 + p264 + p405 + p408 + -1'p410 + p412 + p414 + p594 = 1
invariant :p250 + p252 + p254 + p256 + p258 + p260 + p262 + p264 + p294 + p328 + p350 + p370 + p405 + p408 + -1'p410 + -1'p413 + p594 = 1
invariant :p55 + p56 + p57 + p58 + p59 + p60 + p61 + p62 + p63 + p64 + p65 + p66 + p67 + p68 + p69 + p70 + p71 + -1'p125 + -1'p127 + -1'p129 + -1'p131 + -1'p151 + -1'p153 + -1'p173 = 0
invariant :p850 + p853 + -1'p896 + p901 + -1'p904 + p909 + -1'p912 + p915 + -1'p918 + p921 + -1'p924 + p927 + p929 + p931 + -1'p932 + -1'p934 + -1'p936 + p941 + -1'p944 + p947 + p949 + p951 + -1'p952 + -1'p954 + -1'p956 + p961 + p963 + p965 + -1'p966 + -1'p968 = 0
invariant :p424 + p485 + p491 + p492 + p493 + p495 + p497 + p499 + p525 + p526 + p547 + p548 + p567 + p568 + p582 + -1'p618 = 0
invariant :p619 + p680 + p686 + p687 + p688 + p690 + p692 + p694 + p720 + p721 + p742 + p743 + p762 + p763 + p777 + -1'p813 = 0
invariant :p343 + p345 + p346 + p347 + p348 + p350 + p351 + -1'p352 + -1'p353 + -1'p361 = 0
invariant :-1'p445 + -1'p447 + -1'p449 + -1'p451 + -1'p453 + -1'p455 + -1'p457 + -1'p459 + -1'p489 + p512 + p514 + p515 + p516 + p517 + p518 + p519 + p520 + p521 + p524 + -1'p525 + -1'p526 + -1'p534 + -1'p545 + -1'p565 + -1'p600 + -1'p603 + p605 + p608 + -1'p789 = -1
invariant :p949 + p950 + p951 + -1'p952 + -1'p953 + -1'p954 = 0
invariant :p313 + p339 + p361 + p381 + p423 = 1
invariant :p3 + p5 + p7 + p9 + p11 + p13 + p15 + p17 + -1'p74 + -1'p76 + -1'p78 + -1'p80 + -1'p82 + -1'p84 + -1'p86 + -1'p88 = 0
invariant :p204 + p213 + -1'p215 + -1'p218 + p399 = 1
invariant :p923 + p924 + p925 + -1'p926 + -1'p927 + -1'p928 = 0
invariant :p703 + p729 + p751 + p771 + p813 = 1
invariant :p872 + -1'p974 + -1'p980 + -1'p986 + -1'p1005 = 0
invariant :p266 + p286 = 1
invariant :p895 + p896 + p897 + -1'p900 + -1'p901 + -1'p902 = 0
invariant :p56 + p58 + p60 + p62 + p64 + p66 + p68 + p70 + p100 + p134 + p156 + p176 + p210 + p213 + -1'p215 + -1'p218 + p399 = 1
invariant :p814 + p879 + p881 + p883 + p885 + p977 + p983 + p989 + p1002 + p1008 = 1
invariant :p657 + p658 + p659 + p660 + p661 + p662 + p663 + p664 + p665 + p666 + p667 + p668 + p669 + p670 + p671 + p672 + p673 + -1'p676 = 0
invariant :p73 + p74 + p75 + p76 + p77 + p78 + p79 + p80 + p81 + p82 + p83 + p84 + p85 + p86 + p87 + p88 + p89 + -1'p92 = 0
invariant :p444 + p445 + p446 + p447 + p448 + p449 + p450 + p451 + p452 + p453 + p454 + p455 + p456 + p457 + p458 + p459 + p460 + -1'p514 + -1'p516 + -1'p518 + -1'p520 + -1'p540 + -1'p542 + -1'p562 = 0
invariant :p978 + p979 + p980 + -1'p981 + -1'p982 + -1'p983 = 0
invariant :p20 + p22 + p25 + p29 + p30 + p31 + p32 + p34 + p213 + -1'p215 + -1'p218 + p399 = 1
invariant :p879 + p880 + p881 + p882 + p883 + p884 + p885 + p886 + p894 + p900 + p901 + p902 + p908 + p909 + p910 + p914 + p915 + p916 + p920 + p921 + p922 + p926 + p927 + p928 + p932 + p933 + p934 + p940 + p941 + p942 + p946 + p947 + p948 + p952 + p953 + p954 + p960 + p961 + p962 + p966 + p967 + p968 + p975 + p976 + p977 + p981 + p982 + p983 + p987 + p988 + p989 + p1000 + p1001 + p1002 + p1006 + p1007 + p1008 = 1
invariant :p640 + p642 + p644 + p646 + p648 + p650 + p652 + p654 + p795 + p796 + p798 + -1'p800 + p802 + p804 + -1'p853 + -1'p855 + -1'p857 + -1'p859 + -1'p861 + -1'p863 + -1'p865 + -1'p867 + -1'p869 + -1'p871 + p902 + -1'p905 + p910 + -1'p913 + p916 + -1'p919 + p922 + -1'p925 + p928 + p934 + -1'p937 + p942 + -1'p945 + p948 + p954 + -1'p957 + p962 + p968 = 1
invariant :p249 + p250 + p251 + p252 + p253 + p254 + p255 + p256 + p257 + p258 + p259 + p260 + p261 + p262 + p263 + p264 + p265 + -1'p319 + -1'p321 + -1'p323 + -1'p325 + -1'p345 + -1'p347 + -1'p367 = 0
invariant :p538 + p540 + p541 + p542 + p543 + p545 + p546 + -1'p547 + -1'p548 + -1'p556 = 0
invariant :p929 + p930 + p931 + -1'p932 + -1'p933 + -1'p934 = 0
invariant :p640 + p642 + p644 + p646 + p648 + p650 + p652 + p654 + p684 + p718 + p740 + p760 + p794 + p795 = 1
invariant :p149 + p151 + p152 + p153 + p154 + p156 + p157 + -1'p158 + -1'p159 + -1'p167 = 0
invariant :p984 + p985 + p986 + -1'p987 + -1'p988 + -1'p989 = 0
invariant :p38 + p40 + p42 + p44 + p46 + p48 + p50 + p52 + p267 + p269 + p271 + p273 + p275 + p277 + p279 + p281 + p283 + -1'p286 = 0
invariant :p35 + p96 + p102 + p103 + p104 + p106 + p108 + p110 + p136 + p137 + p158 + p159 + p178 + p179 + p193 + -1'p228 = 0
invariant :p656 + p676 = 1
invariant :p365 + p367 + p368 + p370 + p371 + -1'p372 + -1'p373 + -1'p381 = 0
invariant :-1'p56 + -1'p58 + -1'p60 + -1'p62 + -1'p64 + -1'p66 + -1'p68 + -1'p70 + -1'p100 + p123 + p125 + p126 + p127 + p128 + p129 + p130 + p131 + p132 + p135 + -1'p136 + -1'p137 + -1'p145 + -1'p156 + -1'p176 + -1'p210 + -1'p213 + p215 + p218 + -1'p399 = -1
invariant :p212 + p215 + p218 + -1'p399 = 0
Running compilation step : CommandLine [args=[gcc, -c, -I/home/mcc/BenchKit//lts_install_dir//include, -I., -std=c99, -fPIC, -O3, model.c], workingDir=/home/mcc/execution]
Compilation finished in 18470 ms.
Running link step : CommandLine [args=[gcc, -shared, -o, gal.so, model.o], workingDir=/home/mcc/execution]
Link finished in 88 ms.
Running LTSmin : CommandLine [args=[/home/mcc/BenchKit//lts_install_dir//bin/pins2lts-mc, ./gal.so, --threads=1, -p, --pins-guards, --when, -d], workingDir=/home/mcc/execution]
LTSmin run took 9996 ms.
FORMULA ASLink-PT-04a-ReachabilityDeadlock-0 TRUE TECHNIQUES PARTIAL_ORDER EXPLICIT LTSMIN SAT_SMT
ITS tools runner thread asked to quit. Dying gracefully.

BK_STOP 1527781521038

--------------------
content from stderr:

+ export BINDIR=/home/mcc/BenchKit/
+ BINDIR=/home/mcc/BenchKit/
++ pwd
+ export MODEL=/home/mcc/execution
+ MODEL=/home/mcc/execution
+ /home/mcc/BenchKit//runeclipse.sh /home/mcc/execution ReachabilityDeadlock -its -ltsminpath /home/mcc/BenchKit//lts_install_dir/ -smt
+ ulimit -s 65536
+ [[ -z '' ]]
+ export LTSMIN_MEM_SIZE=8589934592
+ LTSMIN_MEM_SIZE=8589934592
+ /home/mcc/BenchKit//itstools/its-tools -consoleLog -data /home/mcc/execution/workspace -pnfolder /home/mcc/execution -examination ReachabilityDeadlock -z3path /home/mcc/BenchKit//z3/bin/z3 -yices2path /home/mcc/BenchKit//yices/bin/yices -its -ltsminpath /home/mcc/BenchKit//lts_install_dir/ -smt -vmargs -Dosgi.locking=none -Declipse.stateSaveDelayInterval=-1 -Dosgi.configuration.area=/tmp/.eclipse -Xss8m -Xms40m -Xmx8192m -Dfile.encoding=UTF-8 -Dosgi.requiredJavaVersion=1.6
May 31, 2018 3:42:39 PM fr.lip6.move.gal.application.Application start
INFO: Running its-tools with arguments : [-pnfolder, /home/mcc/execution, -examination, ReachabilityDeadlock, -z3path, /home/mcc/BenchKit//z3/bin/z3, -yices2path, /home/mcc/BenchKit//yices/bin/yices, -its, -ltsminpath, /home/mcc/BenchKit//lts_install_dir/, -smt]
May 31, 2018 3:42:39 PM fr.lip6.move.gal.application.MccTranslator transformPNML
INFO: Parsing pnml file : /home/mcc/execution/model.pnml
May 31, 2018 3:42:40 PM fr.lip6.move.gal.nupn.PTNetReader loadFromXML
INFO: Load time of PNML (sax parser for PT used): 248 ms
May 31, 2018 3:42:40 PM fr.lip6.move.gal.pnml.togal.PTGALTransformer handlePage
INFO: Transformed 1016 places.
May 31, 2018 3:42:40 PM fr.lip6.move.gal.pnml.togal.PTGALTransformer handlePage
INFO: Transformed 1554 transitions.
May 31, 2018 3:42:40 PM fr.lip6.move.gal.pnml.togal.PnmlToGalTransformer transform
INFO: Found NUPN structural information;
May 31, 2018 3:42:40 PM fr.lip6.move.serialization.SerializationUtil systemToFile
INFO: Time to serialize gal into /home/mcc/execution/model.pnml.img.gal : 52 ms
May 31, 2018 3:42:41 PM fr.lip6.move.gal.instantiate.GALRewriter flatten
INFO: Flatten gal took : 446 ms
May 31, 2018 3:42:41 PM fr.lip6.move.serialization.SerializationUtil systemToFile
INFO: Time to serialize gal into /home/mcc/execution/model.pnml.simple.gal : 12 ms
May 31, 2018 3:42:41 PM fr.lip6.move.gal.semantics.DeterministicNextBuilder getDeterministicNext
INFO: Input system was already deterministic with 1554 transitions.
May 31, 2018 3:42:43 PM fr.lip6.move.serialization.SerializationUtil systemToFile
INFO: Time to serialize gal into /home/mcc/execution/ReachabilityDeadlock.pnml.gal : 7 ms
May 31, 2018 3:42:43 PM fr.lip6.move.gal.semantics.DeterministicNextBuilder getDeterministicNext
INFO: Input system was already deterministic with 1127 transitions.
May 31, 2018 3:42:44 PM fr.lip6.move.gal.gal2smt.bmc.KInductionSolver computeAndDeclareInvariants
INFO: Computed 114 place invariants in 297 ms
May 31, 2018 3:42:45 PM fr.lip6.move.gal.gal2smt.bmc.KInductionSolver init
INFO: Proved 667 variables to be positive in 1708 ms
May 31, 2018 3:42:45 PM fr.lip6.move.gal.gal2smt.bmc.NecessaryEnablingsolver computeAblingMatrix
INFO: Computing symmetric may disable matrix : 1127 transitions.
May 31, 2018 3:42:45 PM fr.lip6.move.gal.gal2smt.bmc.NecessaryEnablingsolver printStats
INFO: Computation of disable matrix completed :0/1127 took 13 ms. Total solver calls (SAT/UNSAT): 0(0/0)
May 31, 2018 3:42:45 PM fr.lip6.move.gal.gal2smt.bmc.NecessaryEnablingsolver printStats
INFO: Computation of Complete disable matrix. took 132 ms. Total solver calls (SAT/UNSAT): 0(0/0)
May 31, 2018 3:42:45 PM fr.lip6.move.gal.gal2smt.bmc.NecessaryEnablingsolver computeAblingMatrix
INFO: Computing symmetric may enable matrix : 1127 transitions.
May 31, 2018 3:42:45 PM fr.lip6.move.gal.gal2smt.bmc.NecessaryEnablingsolver printStats
INFO: Computation of Complete enable matrix. took 59 ms. Total solver calls (SAT/UNSAT): 0(0/0)
May 31, 2018 3:42:45 PM fr.lip6.move.gal.gal2smt.bmc.NecessaryEnablingsolver computeCoEnablingMatrix
INFO: Computing symmetric co enabling matrix : 1127 transitions.
May 31, 2018 3:42:49 PM fr.lip6.move.gal.gal2smt.bmc.NecessaryEnablingsolver printStats
INFO: Computation of co-enabling matrix(3/1127) took 3809 ms. Total solver calls (SAT/UNSAT): 648(548/100)
May 31, 2018 3:42:52 PM fr.lip6.move.gal.gal2smt.bmc.NecessaryEnablingsolver printStats
INFO: Computation of co-enabling matrix(30/1127) took 6882 ms. Total solver calls (SAT/UNSAT): 3417(1812/1605)
May 31, 2018 3:42:55 PM fr.lip6.move.gal.gal2smt.bmc.NecessaryEnablingsolver printStats
INFO: Computation of co-enabling matrix(57/1127) took 9934 ms. Total solver calls (SAT/UNSAT): 6819(5214/1605)
May 31, 2018 3:42:58 PM fr.lip6.move.gal.gal2smt.bmc.NecessaryEnablingsolver printStats
INFO: Computation of co-enabling matrix(91/1127) took 12985 ms. Total solver calls (SAT/UNSAT): 10066(8461/1605)
May 31, 2018 3:43:01 PM fr.lip6.move.gal.gal2smt.bmc.NecessaryEnablingsolver printStats
INFO: Computation of co-enabling matrix(146/1127) took 16005 ms. Total solver calls (SAT/UNSAT): 12871(11266/1605)
May 31, 2018 3:43:04 PM fr.lip6.move.gal.gal2smt.bmc.NecessaryEnablingsolver printStats
INFO: Computation of co-enabling matrix(175/1127) took 19030 ms. Total solver calls (SAT/UNSAT): 16056(14442/1614)
May 31, 2018 3:43:08 PM fr.lip6.move.gal.gal2smt.bmc.NecessaryEnablingsolver printStats
INFO: Computation of co-enabling matrix(206/1127) took 22071 ms. Total solver calls (SAT/UNSAT): 19466(17852/1614)
May 31, 2018 3:43:11 PM fr.lip6.move.gal.gal2smt.bmc.NecessaryEnablingsolver printStats
INFO: Computation of co-enabling matrix(248/1127) took 25080 ms. Total solver calls (SAT/UNSAT): 22553(20939/1614)
May 31, 2018 3:43:14 PM fr.lip6.move.gal.gal2smt.bmc.NecessaryEnablingsolver printStats
INFO: Computation of co-enabling matrix(303/1127) took 28123 ms. Total solver calls (SAT/UNSAT): 26480(22205/4275)
May 31, 2018 3:43:17 PM fr.lip6.move.gal.gal2smt.bmc.NecessaryEnablingsolver printStats
INFO: Computation of co-enabling matrix(351/1127) took 31136 ms. Total solver calls (SAT/UNSAT): 30776(22373/8403)
May 31, 2018 3:43:20 PM fr.lip6.move.gal.gal2smt.bmc.NecessaryEnablingsolver printStats
INFO: Computation of co-enabling matrix(417/1127) took 34240 ms. Total solver calls (SAT/UNSAT): 34041(23627/10414)
May 31, 2018 3:43:23 PM fr.lip6.move.gal.gal2smt.bmc.NecessaryEnablingsolver printStats
INFO: Computation of co-enabling matrix(443/1127) took 37353 ms. Total solver calls (SAT/UNSAT): 37330(26916/10414)
May 31, 2018 3:43:26 PM fr.lip6.move.gal.gal2smt.bmc.NecessaryEnablingsolver printStats
INFO: Computation of co-enabling matrix(476/1127) took 40416 ms. Total solver calls (SAT/UNSAT): 40531(30117/10414)
May 31, 2018 3:43:29 PM fr.lip6.move.gal.gal2smt.bmc.NecessaryEnablingsolver printStats
INFO: Computation of co-enabling matrix(528/1127) took 43444 ms. Total solver calls (SAT/UNSAT): 43365(32951/10414)
May 31, 2018 3:43:32 PM fr.lip6.move.gal.gal2smt.bmc.NecessaryEnablingsolver printStats
INFO: Computation of co-enabling matrix(555/1127) took 46646 ms. Total solver calls (SAT/UNSAT): 45271(34619/10652)
May 31, 2018 3:43:35 PM fr.lip6.move.gal.gal2smt.bmc.NecessaryEnablingsolver printStats
INFO: Computation of co-enabling matrix(576/1127) took 49866 ms. Total solver calls (SAT/UNSAT): 47127(36212/10915)
May 31, 2018 3:43:38 PM fr.lip6.move.gal.gal2smt.bmc.NecessaryEnablingsolver printStats
INFO: Computation of co-enabling matrix(602/1127) took 52883 ms. Total solver calls (SAT/UNSAT): 49577(38470/11107)
May 31, 2018 3:43:41 PM fr.lip6.move.gal.gal2smt.bmc.NecessaryEnablingsolver printStats
INFO: Computation of co-enabling matrix(621/1127) took 55924 ms. Total solver calls (SAT/UNSAT): 52199(41092/11107)
May 31, 2018 3:43:44 PM fr.lip6.move.gal.gal2smt.bmc.NecessaryEnablingsolver printStats
INFO: Computation of co-enabling matrix(643/1127) took 58964 ms. Total solver calls (SAT/UNSAT): 54784(43677/11107)
May 31, 2018 3:43:48 PM fr.lip6.move.gal.gal2smt.bmc.NecessaryEnablingsolver printStats
INFO: Computation of co-enabling matrix(667/1127) took 62105 ms. Total solver calls (SAT/UNSAT): 57052(45945/11107)
May 31, 2018 3:43:51 PM fr.lip6.move.gal.gal2smt.bmc.NecessaryEnablingsolver printStats
INFO: Computation of co-enabling matrix(693/1127) took 65161 ms. Total solver calls (SAT/UNSAT): 58859(47752/11107)
May 31, 2018 3:43:55 PM fr.lip6.move.gal.gal2smt.bmc.NecessaryEnablingsolver printStats
INFO: Computation of co-enabling matrix(742/1127) took 69253 ms. Total solver calls (SAT/UNSAT): 60762(49091/11671)
May 31, 2018 3:43:58 PM fr.lip6.move.gal.gal2smt.bmc.NecessaryEnablingsolver printStats
INFO: Computation of co-enabling matrix(750/1127) took 72402 ms. Total solver calls (SAT/UNSAT): 61200(49333/11867)
May 31, 2018 3:44:01 PM fr.lip6.move.gal.gal2smt.bmc.NecessaryEnablingsolver printStats
INFO: Computation of co-enabling matrix(756/1127) took 75454 ms. Total solver calls (SAT/UNSAT): 61534(49459/12075)
May 31, 2018 3:44:05 PM fr.lip6.move.gal.gal2smt.bmc.NecessaryEnablingsolver printStats
INFO: Computation of co-enabling matrix(768/1127) took 79270 ms. Total solver calls (SAT/UNSAT): 62056(49772/12284)
May 31, 2018 3:44:08 PM fr.lip6.move.gal.gal2smt.bmc.NecessaryEnablingsolver printStats
INFO: Computation of co-enabling matrix(780/1127) took 82281 ms. Total solver calls (SAT/UNSAT): 62432(49974/12458)
May 31, 2018 3:44:11 PM fr.lip6.move.gal.gal2smt.bmc.NecessaryEnablingsolver printStats
INFO: Computation of co-enabling matrix(799/1127) took 85425 ms. Total solver calls (SAT/UNSAT): 63029(50219/12810)
May 31, 2018 3:44:14 PM fr.lip6.move.gal.gal2smt.bmc.NecessaryEnablingsolver printStats
INFO: Computation of co-enabling matrix(815/1127) took 88458 ms. Total solver calls (SAT/UNSAT): 63512(50606/12906)
May 31, 2018 3:44:17 PM fr.lip6.move.gal.gal2smt.bmc.NecessaryEnablingsolver printStats
INFO: Computation of co-enabling matrix(863/1127) took 91553 ms. Total solver calls (SAT/UNSAT): 64737(51519/13218)
May 31, 2018 3:44:20 PM fr.lip6.move.gal.gal2smt.bmc.NecessaryEnablingsolver printStats
INFO: Computation of co-enabling matrix(910/1127) took 94576 ms. Total solver calls (SAT/UNSAT): 65955(52434/13521)
May 31, 2018 3:44:23 PM fr.lip6.move.gal.gal2smt.bmc.NecessaryEnablingsolver printStats
INFO: Computation of co-enabling matrix(957/1127) took 97675 ms. Total solver calls (SAT/UNSAT): 67177(53346/13831)
May 31, 2018 3:44:26 PM fr.lip6.move.gal.gal2smt.bmc.NecessaryEnablingsolver printStats
INFO: Computation of co-enabling matrix(1000/1127) took 100693 ms. Total solver calls (SAT/UNSAT): 67877(53860/14017)
May 31, 2018 3:44:29 PM fr.lip6.move.gal.gal2smt.bmc.NecessaryEnablingsolver printStats
INFO: Computation of co-enabling matrix(1078/1127) took 103741 ms. Total solver calls (SAT/UNSAT): 68546(54271/14275)
May 31, 2018 3:44:31 PM fr.lip6.move.gal.gal2smt.bmc.NecessaryEnablingsolver printStats
INFO: Computation of Finished co-enabling matrix. took 105230 ms. Total solver calls (SAT/UNSAT): 68735(54379/14356)
May 31, 2018 3:44:31 PM fr.lip6.move.gal.gal2smt.bmc.NecessaryEnablingsolver computeDoNotAccord
INFO: Computing Do-Not-Accords matrix : 1127 transitions.
May 31, 2018 3:44:50 PM fr.lip6.move.gal.gal2smt.bmc.NecessaryEnablingsolver printStats
INFO: Computation of Completed DNA matrix. took 19666 ms. Total solver calls (SAT/UNSAT): 8868(0/8868)
May 31, 2018 3:44:51 PM fr.lip6.move.gal.gal2pins.Gal2PinsTransformerNext transform
INFO: Built C files in 127692ms conformant to PINS in folder :/home/mcc/execution

Sequence of Actions to be Executed by the VM

This is useful if one wants to reexecute the tool in the VM from the submitted image disk.

set -x
# this is for BenchKit: configuration of major elements for the test
export BK_INPUT="ASLink-PT-04a"
export BK_EXAMINATION="ReachabilityDeadlock"
export BK_TOOL="itstools"
export BK_RESULT_DIR="/tmp/BK_RESULTS/OUTPUTS"
export BK_TIME_CONFINEMENT="3600"
export BK_MEMORY_CONFINEMENT="16384"

# this is specific to your benchmark or test

export BIN_DIR="$HOME/BenchKit/bin"

# remove the execution directoty if it exists (to avoid increse of .vmdk images)
if [ -d execution ] ; then
rm -rf execution
fi

tar xzf /home/mcc/BenchKit/INPUTS/ASLink-PT-04a.tgz
mv ASLink-PT-04a execution
cd execution
pwd
ls -lh

# this is for BenchKit: explicit launching of the test
echo "====================================================================="
echo " Generated by BenchKit 2-3637"
echo " Executing tool itstools"
echo " Input is ASLink-PT-04a, examination is ReachabilityDeadlock"
echo " Time confinement is $BK_TIME_CONFINEMENT seconds"
echo " Memory confinement is 16384 MBytes"
echo " Number of cores is 4"
echo " Run identifier is r272-smll-152749148700062"
echo "====================================================================="
echo
echo "--------------------"
echo "content from stdout:"
echo
echo "=== Data for post analysis generated by BenchKit (invocation template)"
echo
if [ "ReachabilityDeadlock" = "UpperBounds" ] ; then
echo "The expected result is a vector of positive values"
echo NUM_VECTOR
elif [ "ReachabilityDeadlock" != "StateSpace" ] ; then
echo "The expected result is a vector of booleans"
echo BOOL_VECTOR
else
echo "no data necessary for post analysis"
fi
echo
if [ -f "ReachabilityDeadlock.txt" ] ; then
echo "here is the order used to build the result vector(from text file)"
for x in $(grep Property ReachabilityDeadlock.txt | cut -d ' ' -f 2 | sort -u) ; do
echo "FORMULA_NAME $x"
done
elif [ -f "ReachabilityDeadlock.xml" ] ; then # for cunf (txt files deleted;-)
echo echo "here is the order used to build the result vector(from xml file)"
for x in $(grep '' ReachabilityDeadlock.xml | cut -d '>' -f 2 | cut -d '<' -f 1 | sort -u) ; do
echo "FORMULA_NAME $x"
done
fi
echo
echo "=== Now, execution of the tool begins"
echo
echo -n "BK_START "
date -u +%s%3N
echo
timeout -s 9 $BK_TIME_CONFINEMENT bash -c "/home/mcc/BenchKit/BenchKit_head.sh 2> STDERR ; echo ; echo -n \"BK_STOP \" ; date -u +%s%3N"
if [ $? -eq 137 ] ; then
echo
echo "BK_TIME_CONFINEMENT_REACHED"
fi
echo
echo "--------------------"
echo "content from stderr:"
echo
cat STDERR ;