fond
Model Checking Contest 2018
8th edition, Bratislava, Slovakia, June 26, 2018
Execution of r261-csrt-152732585900100
Last Updated
June 26, 2018

About the Execution of ITS-Tools.L for ParamProductionCell-PT-0

Execution Summary
Max Memory
Used (MB)
Time wait (ms) CPU Usage (ms) I/O Wait (ms) Computed Result Execution
Status
15746.560 18576.00 47621.00 125.70 FTTTFFFFFFFFFFFT normal

Execution Chart

We display below the execution chart for this examination (boot time has been removed).

Trace from the execution

Waiting for the VM to be ready (probing ssh)
.................................................
/home/mcc/execution
total 292K
-rw-r--r-- 1 mcc users 3.5K May 15 18:54 CTLCardinality.txt
-rw-r--r-- 1 mcc users 16K May 15 18:54 CTLCardinality.xml
-rw-r--r-- 1 mcc users 3.0K May 15 18:54 CTLFireability.txt
-rw-r--r-- 1 mcc users 16K May 15 18:54 CTLFireability.xml
-rw-r--r-- 1 mcc users 4.0K May 15 18:50 GenericPropertiesDefinition.xml
-rw-r--r-- 1 mcc users 5.8K May 15 18:50 GenericPropertiesVerdict.xml
-rw-r--r-- 1 mcc users 2.8K May 26 09:26 LTLCardinality.txt
-rw-r--r-- 1 mcc users 12K May 26 09:26 LTLCardinality.xml
-rw-r--r-- 1 mcc users 2.1K May 26 09:26 LTLFireability.txt
-rw-r--r-- 1 mcc users 7.9K May 26 09:26 LTLFireability.xml
-rw-r--r-- 1 mcc users 3.6K May 15 18:54 ReachabilityCardinality.txt
-rw-r--r-- 1 mcc users 16K May 15 18:54 ReachabilityCardinality.xml
-rw-r--r-- 1 mcc users 115 May 15 18:54 ReachabilityDeadlock.txt
-rw-r--r-- 1 mcc users 353 May 15 18:54 ReachabilityDeadlock.xml
-rw-r--r-- 1 mcc users 3.3K May 15 18:54 ReachabilityFireability.txt
-rw-r--r-- 1 mcc users 15K May 15 18:54 ReachabilityFireability.xml
-rw-r--r-- 1 mcc users 1.9K May 15 18:54 UpperBounds.txt
-rw-r--r-- 1 mcc users 3.9K May 15 18:54 UpperBounds.xml
-rw-r--r-- 1 mcc users 6 May 15 18:50 equiv_col
-rw-r--r-- 1 mcc users 2 May 15 18:50 instance
-rw-r--r-- 1 mcc users 6 May 15 18:50 iscolored
-rw-r--r-- 1 mcc users 144K May 15 18:50 model.pnml
=====================================================================
Generated by BenchKit 2-3637
Executing tool itstoolsl
Input is ParamProductionCell-PT-0, examination is LTLFireability
Time confinement is 3600 seconds
Memory confinement is 16384 MBytes
Number of cores is 4
Run identifier is r261-csrt-152732585900100
=====================================================================


--------------------
content from stdout:

=== Data for post analysis generated by BenchKit (invocation template)

The expected result is a vector of booleans
BOOL_VECTOR

here is the order used to build the result vector(from text file)
FORMULA_NAME ParamProductionCell-PT-0-LTLFireability-00
FORMULA_NAME ParamProductionCell-PT-0-LTLFireability-01
FORMULA_NAME ParamProductionCell-PT-0-LTLFireability-02
FORMULA_NAME ParamProductionCell-PT-0-LTLFireability-03
FORMULA_NAME ParamProductionCell-PT-0-LTLFireability-04
FORMULA_NAME ParamProductionCell-PT-0-LTLFireability-05
FORMULA_NAME ParamProductionCell-PT-0-LTLFireability-06
FORMULA_NAME ParamProductionCell-PT-0-LTLFireability-07
FORMULA_NAME ParamProductionCell-PT-0-LTLFireability-08
FORMULA_NAME ParamProductionCell-PT-0-LTLFireability-09
FORMULA_NAME ParamProductionCell-PT-0-LTLFireability-10
FORMULA_NAME ParamProductionCell-PT-0-LTLFireability-11
FORMULA_NAME ParamProductionCell-PT-0-LTLFireability-12
FORMULA_NAME ParamProductionCell-PT-0-LTLFireability-13
FORMULA_NAME ParamProductionCell-PT-0-LTLFireability-14
FORMULA_NAME ParamProductionCell-PT-0-LTLFireability-15

=== Now, execution of the tool begins

BK_START 1527502811904

Converted graph to binary with : CommandLine [args=[/home/mcc/BenchKit/itstools/plugins/fr.lip6.move.gal.louvain.binaries_1.0.0.201805241334/bin/convert-linux64, -i, /tmp/graph1016362927637072902.txt, -o, /tmp/graph1016362927637072902.bin, -w, /tmp/graph1016362927637072902.weights], workingDir=null]
Built communities with : CommandLine [args=[/home/mcc/BenchKit/itstools/plugins/fr.lip6.move.gal.louvain.binaries_1.0.0.201805241334/bin/louvain-linux64, /tmp/graph1016362927637072902.bin, -l, -1, -v, -w, /tmp/graph1016362927637072902.weights, -q, 0, -e, 0.001], workingDir=null]
Using solver Z3 to compute partial order matrices.
Built C files in :
/home/mcc/execution
Invoking ITS tools like this :CommandLine [args=[/home/mcc/BenchKit/itstools/plugins/fr.lip6.move.gal.itstools.binaries_1.0.0.201805241334/bin/its-ltl-linux64, --gc-threshold, 2000000, -i, /home/mcc/execution/LTLFireability.pnml.gal, -t, CGAL, -LTL, /home/mcc/execution/LTLFireability.ltl, -c, -stutter-deadlock], workingDir=/home/mcc/execution]

its-ltl command run as :

/home/mcc/BenchKit/itstools/plugins/fr.lip6.move.gal.itstools.binaries_1.0.0.201805241334/bin/its-ltl-linux64 --gc-threshold 2000000 -i /home/mcc/execution/LTLFireability.pnml.gal -t CGAL -LTL /home/mcc/execution/LTLFireability.ltl -c -stutter-deadlock
Read 16 LTL properties
Checking formula 0 : !(("((i3.u13.PL_in>=1)&&(i2.u9.press_stop>=1))"))
Formula 0 simplified : !"((i3.u13.PL_in>=1)&&(i2.u9.press_stop>=1))"
built 22 ordering constraints for composite.
built 14 ordering constraints for composite.
built 9 ordering constraints for composite.
built 12 ordering constraints for composite.
built 16 ordering constraints for composite.
built 22 ordering constraints for composite.
built 13 ordering constraints for composite.
built 15 ordering constraints for composite.
built 15 ordering constraints for composite.
built 63 ordering constraints for composite.
Reverse transition relation is NOT exact ! Due to transitions PU_lower_Pstart, forge_Pstart, PL_lower_Pstart, TL_rot_Pstart, TL_lower_Pstart, TU_lift_Pstart, TU_rot_Pstart, DB_trans_Pstart, DB_deliver_Pstart, FB_trans_Pstart, FB_deliver_Pstart, arm2_unlock_swivel_1, arm2_unlock_swivel_2, A2U_rot1_Pstop, A2U_rot1_Pstart, A2U_rot2_Pstop, A2U_rot2_Pstart, A2U_rot3_Pstop, A2U_rot3_Pstart, A2U_ext_Pstart, A2U_ret_Pstart, A2L_rot1_Pstop, A2L_rot1_Pstart, A2L_rot2_Pstop, A2L_rot2_Pstart, A2L_rot3_Pstart, A2L_ext_Pstart, A2L_ret_Pstart, arm1_unlock_swivel_1, arm1_unlock_swivel_2, A1L_rot1_Pstop, A1L_rot1_Pstart, A1L_rot2_Pstop, A1L_rot2_Pstart, A1L_rot3_Pstop, A1L_rot3_Pstart, A1L_ext_Pstart, A1L_ret_Pstart, A1U_rot1_Pstart, A1U_rot2_Pstop, A1U_rot2_Pstart, A1U_rot3_Pstop, A1U_rot3_Pstart, A1U_ext_Pstart, A1U_ret_Pstart, Intersection with reachable at each step enabled. (destroyed/reverse/intersect/total) :0/131/45/176
Presburger conditions satisfied. Using coverability to approximate state space in K-Induction.
// Phase 1: matrix 176 rows 198 cols
invariant :i1:u32:belt1_light_barrier_true + i1:u33:belt1_light_barrier_false = 1
invariant :i4:u20:table_load_angle + i4:u24:table_unload_angle = 1
invariant :i4:u21:table_bottom_pos + i4:u23:table_top_pos = 1
invariant :-1'i0:u4:arm1_store_free + -1'i0:u4:arm1_waiting_for_swivel_1 + i0:u17:A1L_out + i0:u54:arm1_having_swivel_1 + -1'i3:u5:arm2_storing + -1'i3:u5:arm2_waiting_for_swivel_2 + i3:u34:swivel + -1'i3:u8:arm2_store_free + -1'i3:u8:arm2_waiting_for_swivel_1 + i7:u59:A1L_loaded + i7:u60:arm1_magnet_off + i7:u62:A1L_ret_rs + i7:u62:A1L_ret_run + i7:u67:A1U_extendet + i7:u68:A1U_ext_rs + i7:u68:A1U_ext_run + i8:u36:A1U_rotated + i8:u63:A1U_in + i8:u63:A1U_rot1_in + i8:u63:A1U_rot2_in + i8:u63:A1U_rot3_in + i8:u64:A1U_rot1_rs + i8:u64:A1U_rot1_run + i8:u65:A1U_rot2_rs + i8:u65:A1U_rot2_run + i8:u66:A1U_rot3_rs + i8:u66:A1U_rot3_run = 0
invariant :i0:u3:PL_out + i0:u10:press_ready_for_loading + i0:u10:PU_in + i2:u9:blank_forged + i2:u11:PU_lower_rs + i2:u11:PU_lower_run + i2:u12:forge_rs + i2:u12:forge_run + i2:u14:PL_lower_rs + i2:u14:PL_lower_run + i3:u13:press_ready_for_unloading + i3:u13:PU_out + i3:u13:PL_in = 1
invariant :i7:u58:arm1_backward + -1'i7:u62:A1L_ret_rs + -1'i7:u62:A1L_ret_run + -1'i7:u69:A1U_ret_rs + -1'i7:u69:A1U_ret_run = 0
invariant :i2:u9:press_up + -1'i2:u14:PL_lower_rs + -1'i2:u14:PL_lower_run = 0
invariant :i0:u15:table_ready_for_unloading + i0:u15:TU_out + i0:u17:TL_in + i1:u16:table_ready_for_loading + i1:u16:TL_out + i1:u22:TU_in + i4:u18:table_at_load_angle + i4:u20:TL_rot_rs + i4:u20:TL_rot_run + i4:u24:TU_rot_rs + i4:u24:TU_rot_run + i4:u19:table_at_unload_angle + i4:u21:TL_lower_rs + i4:u21:TL_lower_run + i4:u23:TU_lift_rs + i4:u23:TU_lift_run = 1
invariant :i7:u58:arm1_forward + -1'i7:u61:A1L_ext_rs + -1'i7:u61:A1L_ext_run + -1'i7:u68:A1U_ext_rs + -1'i7:u68:A1U_ext_run = 0
invariant :i8:u37:A2U_rot1_rs + i8:u37:A2U_rot1_run + i8:u39:A2U_rot3_rs + i8:u39:A2U_rot3_run + i8:u36:robot_stop + i8:u36:robot_left + i8:u64:A1U_rot1_rs + i8:u64:A1U_rot1_run + i8:u65:A1U_rot2_rs + i8:u65:A1U_rot2_run = 1
invariant :i0:u3:arm1_waiting_for_swivel_2 + i0:u4:arm1_store_free + i0:u4:arm1_waiting_for_swivel_1 + i0:u54:arm1_storing + i3:u5:arm2_storing + i3:u5:arm2_waiting_for_swivel_2 + -1'i3:u34:swivel + i3:u8:arm2_store_free + i3:u8:arm2_waiting_for_swivel_1 = 1
invariant :i4:u19:table_stop_v + i4:u21:TL_lower_rs + i4:u21:TL_lower_run + i4:u23:TU_lift_rs + i4:u23:TU_lift_run = 1
invariant :i1:u31:belt1_stop + i1:u32:FB_trans_rs + i1:u32:FB_trans_run + i1:u33:FB_deliver_rs + i1:u33:FB_deliver_run = 1
invariant :i1:u6:ch_FT_free + i1:u6:FB_in + -1'i1:u16:table_ready_for_loading + i1:u22:ch_FT_full + i1:u22:FB_out + i1:u31:FB_at_end + i1:u32:FB_trans_rs + i1:u32:FB_trans_run + i1:u33:FB_deliver_rs + i1:u33:FB_deliver_run = 0
invariant :i1:u31:belt1_start + -1'i1:u32:FB_trans_rs + -1'i1:u32:FB_trans_run + -1'i1:u33:FB_deliver_rs + -1'i1:u33:FB_deliver_run = 0
invariant :i0:u3:ch_A1P_free + i0:u10:ch_A1P_full + -1'i0:u10:press_ready_for_loading + i0:u52:A1U_out + -1'i0:u17:A1L_out + -1'i0:u54:arm1_storing + -1'i0:u54:arm1_having_swivel_1 + -1'i7:u59:A1L_loaded + -1'i7:u60:arm1_magnet_off + -1'i7:u62:A1L_ret_rs + -1'i7:u62:A1L_ret_run + i7:u67:A1U_unloadet + i7:u69:A1U_ret_rs + i7:u69:A1U_ret_run = -1
invariant :i1:u2:feed_belt_idle + i1:u2:feed_belt_occupied + i1:u30:feed_belt_empty + i1:u6:FB_in + i1:u22:FB_out + i1:u31:FB_at_end + i1:u32:FB_trans_rs + i1:u32:FB_trans_run + i1:u33:FB_deliver_rs + i1:u33:FB_deliver_run = 1
invariant :i2:u9:press_stop + i2:u11:PU_lower_rs + i2:u11:PU_lower_run + i2:u12:forge_rs + i2:u12:forge_run + i2:u14:PL_lower_rs + i2:u14:PL_lower_run = 1
invariant :i2:u11:press_at_lower_pos + i2:u12:press_at_upper_pos + i2:u14:press_at_middle_pos = 1
invariant :i5:u70:c_p2 + i5:u70:c_p1 = 1
invariant :i8:u38:A2U_rot2_rs + i8:u38:A2U_rot2_run + i8:u47:A2L_rot1_rs + i8:u47:A2L_rot1_run + i8:u48:A2L_rot2_rs + i8:u48:A2L_rot2_run + i8:u49:A2L_rot3_rs + i8:u49:A2L_rot3_run + i8:u55:A1L_rot1_rs + i8:u55:A1L_rot1_run + i8:u56:A1L_rot2_rs + i8:u56:A1L_rot2_run + i8:u57:A1L_rot3_rs + i8:u57:A1L_rot3_run + -1'i8:u36:robot_left + i8:u66:A1U_rot3_rs + i8:u66:A1U_rot3_run = 0
invariant :i3:u5:ch_A2D_free + -1'i3:u5:arm2_storing + -1'i3:u34:arm2_having_swivel_1 + -1'i3:u7:A2L_out + i5:u25:ch_A2D_full + i5:u25:A2U_out + -1'i5:u26:deposit_belt_idle + i6:u41:A2U_unloaded + -1'i6:u42:A2L_loaded + i6:u43:arm2_magnet_on + i6:u45:A2U_ret_rs + i6:u45:A2U_ret_run + -1'i6:u51:A2L_ret_rs + -1'i6:u51:A2L_ret_run = 0
invariant :i6:u40:arm2_forward + -1'i6:u44:A2U_ext_rs + -1'i6:u44:A2U_ext_run + -1'i6:u50:A2L_ext_rs + -1'i6:u50:A2L_ext_run = 0
invariant :i7:u60:arm1_magnet_on + i7:u60:arm1_magnet_off = 1
invariant :i1:u2:ch_CF_full + i1:u2:feed_belt_occupied + i1:u30:ch_CF_free + i1:u30:feed_belt_empty + i1:u6:FB_in + i1:u22:FB_out + i1:u31:FB_at_end + i1:u32:FB_trans_rs + i1:u32:FB_trans_run + i1:u33:FB_deliver_rs + i1:u33:FB_deliver_run = 1
invariant :i4:u18:table_stop_h + i4:u20:TL_rot_rs + i4:u20:TL_rot_run + i4:u24:TU_rot_rs + i4:u24:TU_rot_run = 1
invariant :i3:u7:ch_PA2_free + i3:u7:A2L_out + i3:u8:ch_PA2_full + -1'i3:u8:arm2_store_free + -1'i3:u8:arm2_having_swivel_2 + -1'i3:u13:press_ready_for_unloading + -1'i5:u25:A2U_out + -1'i6:u41:A2U_unloaded + i6:u42:A2L_loaded + -1'i6:u43:arm2_magnet_on + -1'i6:u45:A2U_ret_rs + -1'i6:u45:A2U_ret_run + i6:u51:A2L_ret_rs + i6:u51:A2L_ret_run = -1
invariant :i0:u4:ch_TA1_full + -1'i0:u4:arm1_store_free + i0:u15:TU_out + -1'i0:u52:arm1_having_swivel_2 + -1'i0:u52:A1U_out + i0:u17:ch_TA1_free + i0:u17:TL_in + i0:u17:A1L_out + i1:u16:table_ready_for_loading + i1:u16:TL_out + i1:u22:TU_in + i4:u18:table_at_load_angle + i4:u20:TL_rot_rs + i4:u20:TL_rot_run + i4:u24:TU_rot_rs + i4:u24:TU_rot_run + i4:u19:table_at_unload_angle + i4:u21:TL_lower_rs + i4:u21:TL_lower_run + i4:u23:TU_lift_rs + i4:u23:TU_lift_run + i7:u59:A1L_loaded + i7:u60:arm1_magnet_off + i7:u62:A1L_ret_rs + i7:u62:A1L_ret_run + -1'i7:u67:A1U_unloadet + -1'i7:u69:A1U_ret_rs + -1'i7:u69:A1U_ret_run = 1
invariant :i2:u9:press_upward + -1'i2:u12:forge_rs + -1'i2:u12:forge_run = 0
invariant :i2:u9:press_down + -1'i2:u11:PU_lower_rs + -1'i2:u11:PU_lower_run = 0
invariant :i5:u27:belt2_start + -1'i5:u28:DB_trans_rs + -1'i5:u28:DB_trans_run + -1'i5:u29:DB_deliver_rs + -1'i5:u29:DB_deliver_run = 0
invariant :i6:u40:arm2_backward + -1'i6:u45:A2U_ret_rs + -1'i6:u45:A2U_ret_run + -1'i6:u51:A2L_ret_rs + -1'i6:u51:A2L_ret_run = 0
invariant :i4:u18:table_right + -1'i4:u20:TL_rot_rs + -1'i4:u20:TL_rot_run + -1'i4:u24:TU_rot_rs + -1'i4:u24:TU_rot_run = 0
invariant :i8:u37:arm2_release_angle + i8:u47:arm2_pick_up_angle + i8:u55:arm1_pick_up_angle + i8:u64:arm1_release_angle = 1
invariant :i6:u40:arm2_stop + i6:u44:A2U_ext_rs + i6:u44:A2U_ext_run + i6:u45:A2U_ret_rs + i6:u45:A2U_ret_run + i6:u50:A2L_ext_rs + i6:u50:A2L_ext_run + i6:u51:A2L_ret_rs + i6:u51:A2L_ret_run = 1
invariant :i7:u61:arm1_pick_up_ext + i7:u62:arm1_retract_ext + i7:u68:arm1_release_ext = 1
invariant :i3:u8:arm2_store_free + i3:u8:arm2_waiting_for_swivel_1 + i3:u8:arm2_having_swivel_2 + i5:u25:A2U_out + i6:u41:A2U_unloaded + i6:u42:A2L_extended + i6:u43:arm2_magnet_on + i6:u45:A2U_ret_rs + i6:u45:A2U_ret_run + i6:u50:A2L_ext_rs + i6:u50:A2L_ext_run + i8:u46:A2L_in + i8:u46:A2L_rot1_in + i8:u46:A2L_rot2_in + i8:u46:A2L_rot3_in + i8:u47:A2L_rot1_rs + i8:u47:A2L_rot1_run + i8:u48:A2L_rot2_rs + i8:u48:A2L_rot2_run + i8:u49:A2L_rot3_rs + i8:u49:A2L_rot3_run + i8:u36:A2L_rotated = 1
invariant :i1:u71:p_p2 + i1:u71:p_p1 = 1
invariant :i5:u1:DB_in + i5:u25:deposit_belt_occupied + i5:u0:DB_out + i5:u26:deposit_belt_idle + i5:u26:deposit_belt_empty + i5:u27:DB_at_end + i5:u28:DB_trans_rs + i5:u28:DB_trans_run + i5:u29:DB_deliver_rs + i5:u29:DB_deliver_run = 1
invariant :i8:u36:robot_right + i8:u36:robot_stop + i8:u36:robot_left = 1
invariant :i6:u44:arm2_release_ext + i6:u45:arm2_retract_ext + i6:u50:arm2_pick_up_ext = 1
invariant :i5:u27:belt2_stop + i5:u28:DB_trans_rs + i5:u28:DB_trans_run + i5:u29:DB_deliver_rs + i5:u29:DB_deliver_run = 1
invariant :i3:u5:arm2_storing + i3:u5:arm2_waiting_for_swivel_2 + i3:u34:arm2_having_swivel_1 + i3:u35:A2U_in + i3:u35:A2U_rot1_in + i3:u35:A2U_rot2_in + i3:u35:A2U_rot3_in + i3:u7:A2L_out + i6:u41:A2U_extended + i6:u42:A2L_loaded + -1'i6:u43:arm2_magnet_on + i6:u44:A2U_ext_rs + i6:u44:A2U_ext_run + i6:u51:A2L_ret_rs + i6:u51:A2L_ret_run + -1'i8:u47:A2L_rot1_rs + -1'i8:u47:A2L_rot1_run + -1'i8:u48:A2L_rot2_rs + -1'i8:u48:A2L_rot2_run + -1'i8:u49:A2L_rot3_rs + -1'i8:u49:A2L_rot3_run + -1'i8:u55:A1L_rot1_rs + -1'i8:u55:A1L_rot1_run + -1'i8:u56:A1L_rot2_rs + -1'i8:u56:A1L_rot2_run + -1'i8:u57:A1L_rot3_rs + -1'i8:u57:A1L_rot3_run + i8:u36:A2U_rotated + -1'i8:u36:robot_stop + -1'i8:u64:A1U_rot1_rs + -1'i8:u64:A1U_rot1_run + -1'i8:u65:A1U_rot2_rs + -1'i8:u65:A1U_rot2_run + -1'i8:u66:A1U_rot3_rs + -1'i8:u66:A1U_rot3_run = -1
invariant :i5:u1:ch_DC_free + -1'i5:u25:deposit_belt_occupied + i5:u0:ch_DC_full + -1'i5:u26:deposit_belt_idle + -1'i5:u26:deposit_belt_empty = 0
invariant :i5:u28:belt2_light_barrier_true + i5:u29:belt2_light_barrier_false = 1
invariant :i6:u43:arm2_magnet_off + i6:u43:arm2_magnet_on = 1
invariant :i0:u4:arm1_store_free + i0:u4:arm1_waiting_for_swivel_1 + i0:u52:arm1_having_swivel_2 + i0:u52:A1U_out + i7:u59:A1_extended + -1'i7:u60:arm1_magnet_off + i7:u61:A1L_ext_rs + i7:u61:A1L_ext_run + i7:u67:A1U_unloadet + i7:u69:A1U_ret_rs + i7:u69:A1U_ret_run + i8:u53:A1L_in + i8:u53:A1L_rot1_in + i8:u53:A1L_rot2_in + i8:u53:A1L_rot3_in + i8:u55:A1L_rot1_rs + i8:u55:A1L_rot1_run + i8:u56:A1L_rot2_rs + i8:u56:A1L_rot2_run + i8:u57:A1L_rot3_rs + i8:u57:A1L_rot3_run + i8:u36:A1L_rotated = 0
invariant :i4:u19:table_upward + -1'i4:u21:TL_lower_rs + -1'i4:u21:TL_lower_run + -1'i4:u23:TU_lift_rs + -1'i4:u23:TU_lift_run = 0
invariant :i7:u58:arm1_stop + i7:u61:A1L_ext_rs + i7:u61:A1L_ext_run + i7:u62:A1L_ret_rs + i7:u62:A1L_ret_run + i7:u68:A1U_ext_rs + i7:u68:A1U_ext_run + i7:u69:A1U_ret_rs + i7:u69:A1U_ret_run = 1
3 unique states visited
3 strongly connected components in search stack
3 transitions explored
3 items max in DFS search stack
55 ticks for the emptiness check
Model ,|S| ,Time ,Mem(kb) ,fin. SDD ,fin. DDD ,peak SDD ,peak DDD ,SDD Hom ,SDD cache peak ,DDD Hom ,DDD cachepeak ,SHom cache
STATS,0,0.597957,34388,1,0,34570,499,2834,75285,281,1661,119809
an accepting run exists (use option '-e' to print it)
Formula 0 is FALSE accepting run found.
FORMULA ParamProductionCell-PT-0-LTLFireability-00 FALSE TECHNIQUES DECISION_DIAGRAMS TOPOLOGICAL USE_NUPN
Checking formula 1 : !((G(X((F("((i0.u4.arm1_store_free>=1)&&(i0.u4.ch_TA1_full>=1))"))U(F("((i0.u10.PU_in>=1)&&(i2.u9.press_stop>=1))"))))))
Formula 1 simplified : !GX(F"((i0.u4.arm1_store_free>=1)&&(i0.u4.ch_TA1_full>=1))" U F"((i0.u10.PU_in>=1)&&(i2.u9.press_stop>=1))")
2 unique states visited
0 strongly connected components in search stack
2 transitions explored
2 items max in DFS search stack
167 ticks for the emptiness check
Model ,|S| ,Time ,Mem(kb) ,fin. SDD ,fin. DDD ,peak SDD ,peak DDD ,SDD Hom ,SDD cache peak ,DDD Hom ,DDD cachepeak ,SHom cache
STATS,0,2.26838,97268,1,0,199786,501,2867,224249,281,1686,338012
no accepting run found
Formula 1 is TRUE no accepting run found.
FORMULA ParamProductionCell-PT-0-LTLFireability-01 TRUE TECHNIQUES DECISION_DIAGRAMS TOPOLOGICAL USE_NUPN
Checking formula 2 : !((F("((i1.u32.FB_trans_run>=1)&&(i1.u32.belt1_light_barrier_true>=1))")))
Formula 2 simplified : !F"((i1.u32.FB_trans_run>=1)&&(i1.u32.belt1_light_barrier_true>=1))"
1 unique states visited
0 strongly connected components in search stack
0 transitions explored
1 items max in DFS search stack
0 ticks for the emptiness check
Model ,|S| ,Time ,Mem(kb) ,fin. SDD ,fin. DDD ,peak SDD ,peak DDD ,SDD Hom ,SDD cache peak ,DDD Hom ,DDD cachepeak ,SHom cache
STATS,0,2.2729,97532,1,0,200177,501,2909,224501,286,1686,339614
no accepting run found
Formula 2 is TRUE no accepting run found.
FORMULA ParamProductionCell-PT-0-LTLFireability-02 TRUE TECHNIQUES DECISION_DIAGRAMS TOPOLOGICAL USE_NUPN
Checking formula 3 : !((G(F((G("((i7.u68.A1U_ext_run>=1)&&(i7.u68.arm1_release_ext>=1))"))U("((i0.u3.arm1_waiting_for_swivel_2>=1)&&(i3.u34.swivel>=1))")))))
Formula 3 simplified : !GF(G"((i7.u68.A1U_ext_run>=1)&&(i7.u68.arm1_release_ext>=1))" U "((i0.u3.arm1_waiting_for_swivel_2>=1)&&(i3.u34.swivel>=1))")
2 unique states visited
0 strongly connected components in search stack
2 transitions explored
2 items max in DFS search stack
102 ticks for the emptiness check
Model ,|S| ,Time ,Mem(kb) ,fin. SDD ,fin. DDD ,peak SDD ,peak DDD ,SDD Hom ,SDD cache peak ,DDD Hom ,DDD cachepeak ,SHom cache
STATS,0,3.29495,126296,1,0,271254,501,2942,267469,286,1686,446509
no accepting run found
Formula 3 is TRUE no accepting run found.
FORMULA ParamProductionCell-PT-0-LTLFireability-03 TRUE TECHNIQUES DECISION_DIAGRAMS TOPOLOGICAL USE_NUPN
Checking formula 4 : !(("(((i7.u61.A1L_ext_run>=1)&&(i7.u62.arm1_retract_ext>=1))&&(i7.u58.arm1_forward>=1))"))
Formula 4 simplified : !"(((i7.u61.A1L_ext_run>=1)&&(i7.u62.arm1_retract_ext>=1))&&(i7.u58.arm1_forward>=1))"
3 unique states visited
3 strongly connected components in search stack
3 transitions explored
3 items max in DFS search stack
0 ticks for the emptiness check
Model ,|S| ,Time ,Mem(kb) ,fin. SDD ,fin. DDD ,peak SDD ,peak DDD ,SDD Hom ,SDD cache peak ,DDD Hom ,DDD cachepeak ,SHom cache
STATS,0,3.29561,126560,1,0,271254,501,2957,267469,286,1686,446520
an accepting run exists (use option '-e' to print it)
Formula 4 is FALSE accepting run found.
FORMULA ParamProductionCell-PT-0-LTLFireability-04 FALSE TECHNIQUES DECISION_DIAGRAMS TOPOLOGICAL USE_NUPN
Checking formula 5 : !((("((i5.u29.DB_deliver_rs>=1)&&(i5.u27.belt2_start>=1))")U(G(X("((i5.u27.belt2_stop>=1)&&(i5.u1.DB_in>=1))")))))
Formula 5 simplified : !("((i5.u29.DB_deliver_rs>=1)&&(i5.u27.belt2_start>=1))" U GX"((i5.u27.belt2_stop>=1)&&(i5.u1.DB_in>=1))")
4 unique states visited
4 strongly connected components in search stack
5 transitions explored
4 items max in DFS search stack
2 ticks for the emptiness check
Model ,|S| ,Time ,Mem(kb) ,fin. SDD ,fin. DDD ,peak SDD ,peak DDD ,SDD Hom ,SDD cache peak ,DDD Hom ,DDD cachepeak ,SHom cache
STATS,0,3.31374,127484,1,0,272607,503,3007,269373,288,1701,449820
an accepting run exists (use option '-e' to print it)
Formula 5 is FALSE accepting run found.
FORMULA ParamProductionCell-PT-0-LTLFireability-05 FALSE TECHNIQUES DECISION_DIAGRAMS TOPOLOGICAL USE_NUPN
Checking formula 6 : !((G(X(F(G(X("((i8.u46.A2L_rot1_in>=1)&&(i8.u36.robot_stop>=1))")))))))
Formula 6 simplified : !GXFGX"((i8.u46.A2L_rot1_in>=1)&&(i8.u36.robot_stop>=1))"
3 unique states visited
2 strongly connected components in search stack
5 transitions explored
3 items max in DFS search stack
0 ticks for the emptiness check
Model ,|S| ,Time ,Mem(kb) ,fin. SDD ,fin. DDD ,peak SDD ,peak DDD ,SDD Hom ,SDD cache peak ,DDD Hom ,DDD cachepeak ,SHom cache
STATS,0,3.31994,127716,1,0,272743,503,3025,270841,288,1701,450678
an accepting run exists (use option '-e' to print it)
Formula 6 is FALSE accepting run found.
FORMULA ParamProductionCell-PT-0-LTLFireability-06 FALSE TECHNIQUES DECISION_DIAGRAMS TOPOLOGICAL USE_NUPN
Checking formula 7 : !((X("((i8.u56.A1L_rot2_run>=1)&&(i8.u55.arm1_pick_up_angle>=1))")))
Formula 7 simplified : !X"((i8.u56.A1L_rot2_run>=1)&&(i8.u55.arm1_pick_up_angle>=1))"
4 unique states visited
4 strongly connected components in search stack
4 transitions explored
4 items max in DFS search stack
0 ticks for the emptiness check
Model ,|S| ,Time ,Mem(kb) ,fin. SDD ,fin. DDD ,peak SDD ,peak DDD ,SDD Hom ,SDD cache peak ,DDD Hom ,DDD cachepeak ,SHom cache
STATS,0,3.32468,127980,1,0,272919,503,3033,271015,288,1701,451402
an accepting run exists (use option '-e' to print it)
Formula 7 is FALSE accepting run found.
FORMULA ParamProductionCell-PT-0-LTLFireability-07 FALSE TECHNIQUES DECISION_DIAGRAMS TOPOLOGICAL USE_NUPN
Checking formula 8 : !((F(G(G(X(X("(((i5.u29.DB_deliver_run>=1)&&(i5.u27.belt2_start>=1))&&(i5.u28.belt2_light_barrier_true>=1))")))))))
Formula 8 simplified : !FGXX"(((i5.u29.DB_deliver_run>=1)&&(i5.u27.belt2_start>=1))&&(i5.u28.belt2_light_barrier_true>=1))"
423 unique states visited
1 strongly connected components in search stack
424 transitions explored
421 items max in DFS search stack
465 ticks for the emptiness check
Model ,|S| ,Time ,Mem(kb) ,fin. SDD ,fin. DDD ,peak SDD ,peak DDD ,SDD Hom ,SDD cache peak ,DDD Hom ,DDD cachepeak ,SHom cache
STATS,0,7.96404,233528,1,0,498487,546,3054,675904,288,1931,778463
an accepting run exists (use option '-e' to print it)
Formula 8 is FALSE accepting run found.
FORMULA ParamProductionCell-PT-0-LTLFireability-08 FALSE TECHNIQUES DECISION_DIAGRAMS TOPOLOGICAL USE_NUPN
Checking formula 9 : !((F(F(X(("((i5.u28.DB_trans_run>=1)&&(i5.u28.belt2_light_barrier_true>=1))")U("((i8.u55.A1L_rot1_run>=1)&&(i8.u55.arm1_pick_up_angle>=1))"))))))
Formula 9 simplified : !FX("((i5.u28.DB_trans_run>=1)&&(i5.u28.belt2_light_barrier_true>=1))" U "((i8.u55.A1L_rot1_run>=1)&&(i8.u55.arm1_pick_up_angle>=1))")
3 unique states visited
3 strongly connected components in search stack
3 transitions explored
3 items max in DFS search stack
15 ticks for the emptiness check
Model ,|S| ,Time ,Mem(kb) ,fin. SDD ,fin. DDD ,peak SDD ,peak DDD ,SDD Hom ,SDD cache peak ,DDD Hom ,DDD cachepeak ,SHom cache
STATS,0,8.11301,236960,1,0,503306,546,3077,694308,291,1931,788354
an accepting run exists (use option '-e' to print it)
Formula 9 is FALSE accepting run found.
FORMULA ParamProductionCell-PT-0-LTLFireability-09 FALSE TECHNIQUES DECISION_DIAGRAMS TOPOLOGICAL USE_NUPN
Checking formula 10 : !(("((i2.u11.PU_lower_rs>=1)&&(i2.u9.press_down>=1))"))
Formula 10 simplified : !"((i2.u11.PU_lower_rs>=1)&&(i2.u9.press_down>=1))"
3 unique states visited
3 strongly connected components in search stack
3 transitions explored
3 items max in DFS search stack
0 ticks for the emptiness check
Model ,|S| ,Time ,Mem(kb) ,fin. SDD ,fin. DDD ,peak SDD ,peak DDD ,SDD Hom ,SDD cache peak ,DDD Hom ,DDD cachepeak ,SHom cache
STATS,0,8.11366,237224,1,0,503306,546,3086,694308,291,1931,788367
an accepting run exists (use option '-e' to print it)
Formula 10 is FALSE accepting run found.
FORMULA ParamProductionCell-PT-0-LTLFireability-10 FALSE TECHNIQUES DECISION_DIAGRAMS TOPOLOGICAL USE_NUPN
Checking formula 11 : !((G(F(("((i3.u13.PL_in>=1)&&(i2.u9.press_stop>=1))")U(G("(((i8.u39.A2U_rot3_run>=1)&&(i8.u47.arm2_pick_up_angle>=1))&&(i8.u36.robot_right>=1))"))))))
Formula 11 simplified : !GF("((i3.u13.PL_in>=1)&&(i2.u9.press_stop>=1))" U G"(((i8.u39.A2U_rot3_run>=1)&&(i8.u47.arm2_pick_up_angle>=1))&&(i8.u36.robot_right>=1))")
2 unique states visited
2 strongly connected components in search stack
2 transitions explored
2 items max in DFS search stack
442 ticks for the emptiness check
Model ,|S| ,Time ,Mem(kb) ,fin. SDD ,fin. DDD ,peak SDD ,peak DDD ,SDD Hom ,SDD cache peak ,DDD Hom ,DDD cachepeak ,SHom cache
STATS,0,12.5376,334108,1,0,765924,546,3115,841415,291,1934,1122844
an accepting run exists (use option '-e' to print it)
Formula 11 is FALSE accepting run found.
FORMULA ParamProductionCell-PT-0-LTLFireability-11 FALSE TECHNIQUES DECISION_DIAGRAMS TOPOLOGICAL USE_NUPN
Checking formula 12 : !(("((i4.u19.table_stop_v>=1)&&(i4.u19.table_at_unload_angle>=1))"))
Formula 12 simplified : !"((i4.u19.table_stop_v>=1)&&(i4.u19.table_at_unload_angle>=1))"
3 unique states visited
3 strongly connected components in search stack
3 transitions explored
3 items max in DFS search stack
0 ticks for the emptiness check
Model ,|S| ,Time ,Mem(kb) ,fin. SDD ,fin. DDD ,peak SDD ,peak DDD ,SDD Hom ,SDD cache peak ,DDD Hom ,DDD cachepeak ,SHom cache
STATS,0,12.5383,334372,1,0,765924,546,3125,841415,292,1934,1122855
an accepting run exists (use option '-e' to print it)
Formula 12 is FALSE accepting run found.
FORMULA ParamProductionCell-PT-0-LTLFireability-12 FALSE TECHNIQUES DECISION_DIAGRAMS TOPOLOGICAL USE_NUPN
Checking formula 13 : !(("(((i7.u69.A1U_ret_run>=1)&&(i7.u68.arm1_release_ext>=1))&&(i7.u58.arm1_backward>=1))"))
Formula 13 simplified : !"(((i7.u69.A1U_ret_run>=1)&&(i7.u68.arm1_release_ext>=1))&&(i7.u58.arm1_backward>=1))"
3 unique states visited
3 strongly connected components in search stack
3 transitions explored
3 items max in DFS search stack
0 ticks for the emptiness check
Model ,|S| ,Time ,Mem(kb) ,fin. SDD ,fin. DDD ,peak SDD ,peak DDD ,SDD Hom ,SDD cache peak ,DDD Hom ,DDD cachepeak ,SHom cache
STATS,0,12.5387,334372,1,0,765924,546,3141,841415,292,1934,1122860
an accepting run exists (use option '-e' to print it)
Formula 13 is FALSE accepting run found.
FORMULA ParamProductionCell-PT-0-LTLFireability-13 FALSE TECHNIQUES DECISION_DIAGRAMS TOPOLOGICAL USE_NUPN
Checking formula 14 : !(("((i6.u51.A2L_ret_run>=1)&&(i6.u45.arm2_retract_ext>=1))"))
Formula 14 simplified : !"((i6.u51.A2L_ret_run>=1)&&(i6.u45.arm2_retract_ext>=1))"
3 unique states visited
3 strongly connected components in search stack
3 transitions explored
3 items max in DFS search stack
0 ticks for the emptiness check
Model ,|S| ,Time ,Mem(kb) ,fin. SDD ,fin. DDD ,peak SDD ,peak DDD ,SDD Hom ,SDD cache peak ,DDD Hom ,DDD cachepeak ,SHom cache
STATS,0,12.539,334372,1,0,765924,546,3150,841415,292,1934,1122866
an accepting run exists (use option '-e' to print it)
Formula 14 is FALSE accepting run found.
FORMULA ParamProductionCell-PT-0-LTLFireability-14 FALSE TECHNIQUES DECISION_DIAGRAMS TOPOLOGICAL USE_NUPN
Checking formula 15 : !((("((i6.u50.A2L_ext_rs>=1)&&(i6.u40.arm2_forward>=1))")U(F(("((i8.u37.arm2_release_angle>=1)&&(i8.u53.A1L_in>=1))")U("((i7.u58.arm1_stop>=1)&&(i8.u36.A1L_rotated>=1))")))))
Formula 15 simplified : !("((i6.u50.A2L_ext_rs>=1)&&(i6.u40.arm2_forward>=1))" U F("((i8.u37.arm2_release_angle>=1)&&(i8.u53.A1L_in>=1))" U "((i7.u58.arm1_stop>=1)&&(i8.u36.A1L_rotated>=1))"))
1 unique states visited
0 strongly connected components in search stack
0 transitions explored
1 items max in DFS search stack
1 ticks for the emptiness check
Model ,|S| ,Time ,Mem(kb) ,fin. SDD ,fin. DDD ,peak SDD ,peak DDD ,SDD Hom ,SDD cache peak ,DDD Hom ,DDD cachepeak ,SHom cache
STATS,0,12.5491,334632,1,0,766856,546,3169,841855,292,1934,1126973
no accepting run found
Formula 15 is TRUE no accepting run found.
FORMULA ParamProductionCell-PT-0-LTLFireability-15 TRUE TECHNIQUES DECISION_DIAGRAMS TOPOLOGICAL USE_NUPN
ITS tools runner thread asked to quit. Dying gracefully.
Running compilation step : CommandLine [args=[gcc, -c, -I/home/mcc/BenchKit//lts_install_dir//include, -I., -std=c99, -fPIC, -O3, model.c], workingDir=/home/mcc/execution]
WARNING : LTS min runner thread was asked to interrupt. Dying gracefully.

BK_STOP 1527502830480

--------------------
content from stderr:

+ export BINDIR=/home/mcc/BenchKit/
+ BINDIR=/home/mcc/BenchKit/
++ pwd
+ export MODEL=/home/mcc/execution
+ MODEL=/home/mcc/execution
+ /home/mcc/BenchKit//runeclipse.sh /home/mcc/execution LTLFireability -its -ltsminpath /home/mcc/BenchKit//lts_install_dir/ -louvain -smt
+ ulimit -s 65536
+ [[ -z '' ]]
+ export LTSMIN_MEM_SIZE=8589934592
+ LTSMIN_MEM_SIZE=8589934592
+ /home/mcc/BenchKit//itstools/its-tools -consoleLog -data /home/mcc/execution/workspace -pnfolder /home/mcc/execution -examination LTLFireability -z3path /home/mcc/BenchKit//z3/bin/z3 -yices2path /home/mcc/BenchKit//yices/bin/yices -its -ltsminpath /home/mcc/BenchKit//lts_install_dir/ -louvain -smt -vmargs -Dosgi.locking=none -Declipse.stateSaveDelayInterval=-1 -Dosgi.configuration.area=/tmp/.eclipse -Xss8m -Xms40m -Xmx8192m -Dfile.encoding=UTF-8 -Dosgi.requiredJavaVersion=1.6
May 28, 2018 10:20:13 AM fr.lip6.move.gal.application.Application start
INFO: Running its-tools with arguments : [-pnfolder, /home/mcc/execution, -examination, LTLFireability, -z3path, /home/mcc/BenchKit//z3/bin/z3, -yices2path, /home/mcc/BenchKit//yices/bin/yices, -its, -ltsminpath, /home/mcc/BenchKit//lts_install_dir/, -louvain, -smt]
May 28, 2018 10:20:13 AM fr.lip6.move.gal.application.MccTranslator transformPNML
INFO: Parsing pnml file : /home/mcc/execution/model.pnml
May 28, 2018 10:20:14 AM fr.lip6.move.gal.nupn.PTNetReader loadFromXML
INFO: Load time of PNML (sax parser for PT used): 117 ms
May 28, 2018 10:20:14 AM fr.lip6.move.gal.pnml.togal.PTGALTransformer handlePage
INFO: Transformed 198 places.
May 28, 2018 10:20:14 AM fr.lip6.move.gal.pnml.togal.PTGALTransformer handlePage
INFO: Transformed 176 transitions.
May 28, 2018 10:20:14 AM fr.lip6.move.serialization.SerializationUtil systemToFile
INFO: Time to serialize gal into /home/mcc/execution/model.pnml.img.gal : 37 ms
May 28, 2018 10:20:14 AM fr.lip6.move.gal.application.MccTranslator applyOrder
INFO: Applying decomposition
May 28, 2018 10:20:14 AM fr.lip6.move.gal.instantiate.GALRewriter flatten
INFO: Flatten gal took : 91 ms
May 28, 2018 10:20:14 AM fr.lip6.move.gal.instantiate.GALRewriter flatten
INFO: Flatten gal took : 34 ms
Begin: Mon May 28 10:20:14 2018

Computation of communities with the Newman-Girvan Modularity quality function

level 0:
start computation: Mon May 28 10:20:14 2018
network size: 198 nodes, 868 links, 352 weight
quality increased from -0.0080757 to 0.430104
end computation: Mon May 28 10:20:14 2018
level 1:
start computation: Mon May 28 10:20:14 2018
network size: 72 nodes, 430 links, 352 weight
quality increased from 0.430104 to 0.679954
end computation: Mon May 28 10:20:14 2018
level 2:
start computation: Mon May 28 10:20:14 2018
network size: 20 nodes, 98 links, 352 weight
quality increased from 0.679954 to 0.738786
end computation: Mon May 28 10:20:14 2018
level 3:
start computation: Mon May 28 10:20:14 2018
network size: 9 nodes, 35 links, 352 weight
quality increased from 0.738786 to 0.738786
end computation: Mon May 28 10:20:14 2018
End: Mon May 28 10:20:14 2018
Total duration: 0 sec
0.738786
May 28, 2018 10:20:14 AM fr.lip6.move.gal.instantiate.CompositeBuilder decomposeWithOrder
INFO: Decomposing Gal with order
May 28, 2018 10:20:14 AM fr.lip6.move.gal.instantiate.GALRewriter flatten
INFO: Flatten gal took : 61 ms
May 28, 2018 10:20:14 AM fr.lip6.move.gal.instantiate.CompositeBuilder rewriteArraysToAllowPartition
INFO: Rewriting arrays to variables to allow decomposition.
May 28, 2018 10:20:15 AM fr.lip6.move.gal.instantiate.Instantiator fuseIsomorphicEffects
INFO: Removed a total of 79 redundant transitions.
May 28, 2018 10:20:15 AM fr.lip6.move.serialization.SerializationUtil systemToFile
INFO: Time to serialize gal into /home/mcc/execution/LTLFireability.pnml.gal : 7 ms
May 28, 2018 10:20:15 AM fr.lip6.move.serialization.SerializationUtil serializePropertiesForITSLTLTools
INFO: Time to serialize properties into /home/mcc/execution/LTLFireability.ltl : 1 ms
May 28, 2018 10:20:15 AM fr.lip6.move.gal.semantics.DeterministicNextBuilder getDeterministicNext
INFO: Input system was already deterministic with 176 transitions.
May 28, 2018 10:20:15 AM fr.lip6.move.gal.gal2smt.bmc.KInductionSolver computeAndDeclareInvariants
INFO: Computed 49 place invariants in 70 ms
May 28, 2018 10:20:16 AM fr.lip6.move.gal.gal2smt.bmc.KInductionSolver init
INFO: Proved 198 variables to be positive in 705 ms
May 28, 2018 10:20:16 AM fr.lip6.move.gal.gal2smt.bmc.NecessaryEnablingsolver computeAblingMatrix
INFO: Computing symmetric may disable matrix : 176 transitions.
May 28, 2018 10:20:16 AM fr.lip6.move.gal.gal2smt.bmc.NecessaryEnablingsolver printStats
INFO: Computation of disable matrix completed :0/176 took 0 ms. Total solver calls (SAT/UNSAT): 0(0/0)
May 28, 2018 10:20:16 AM fr.lip6.move.gal.gal2smt.bmc.NecessaryEnablingsolver printStats
INFO: Computation of Complete disable matrix. took 21 ms. Total solver calls (SAT/UNSAT): 0(0/0)
May 28, 2018 10:20:16 AM fr.lip6.move.gal.gal2smt.bmc.NecessaryEnablingsolver computeAblingMatrix
INFO: Computing symmetric may enable matrix : 176 transitions.
May 28, 2018 10:20:16 AM fr.lip6.move.gal.gal2smt.bmc.NecessaryEnablingsolver printStats
INFO: Computation of Complete enable matrix. took 3 ms. Total solver calls (SAT/UNSAT): 0(0/0)
May 28, 2018 10:20:17 AM fr.lip6.move.gal.gal2smt.bmc.NecessaryEnablingsolver computeCoEnablingMatrix
INFO: Computing symmetric co enabling matrix : 176 transitions.
May 28, 2018 10:20:19 AM fr.lip6.move.gal.gal2smt.bmc.NecessaryEnablingsolver printStats
INFO: Computation of co-enabling matrix(27/176) took 2511 ms. Total solver calls (SAT/UNSAT): 529(221/308)
May 28, 2018 10:20:22 AM fr.lip6.move.gal.gal2smt.bmc.NecessaryEnablingsolver printStats
INFO: Computation of co-enabling matrix(50/176) took 5555 ms. Total solver calls (SAT/UNSAT): 866(339/527)
May 28, 2018 10:20:26 AM fr.lip6.move.gal.gal2smt.bmc.NecessaryEnablingsolver printStats
INFO: Computation of co-enabling matrix(96/176) took 9002 ms. Total solver calls (SAT/UNSAT): 2847(1070/1777)
May 28, 2018 10:20:29 AM fr.lip6.move.gal.gal2smt.bmc.NecessaryEnablingsolver printStats
INFO: Computation of co-enabling matrix(116/176) took 12745 ms. Total solver calls (SAT/UNSAT): 3505(1475/2030)
Skipping mayMatrices nes/nds SMT solver raised an exception on push().
java.lang.RuntimeException: SMT solver raised an exception on push().
at fr.lip6.move.gal.gal2smt.bmc.NecessaryEnablingsolver.computeCoEnablingMatrix(NecessaryEnablingsolver.java:464)
at fr.lip6.move.gal.gal2pins.Gal2PinsTransformerNext.printLabels(Gal2PinsTransformerNext.java:530)
at fr.lip6.move.gal.gal2pins.Gal2PinsTransformerNext.printDependencyMatrix(Gal2PinsTransformerNext.java:209)
at fr.lip6.move.gal.gal2pins.Gal2PinsTransformerNext.buildBodyFile(Gal2PinsTransformerNext.java:85)
at fr.lip6.move.gal.gal2pins.Gal2PinsTransformerNext.transform(Gal2PinsTransformerNext.java:830)
at fr.lip6.move.gal.application.LTSminRunner$1.run(LTSminRunner.java:71)
at java.lang.Thread.run(Thread.java:748)
May 28, 2018 10:20:30 AM fr.lip6.move.gal.gal2pins.Gal2PinsTransformerNext transform
INFO: Built C files in 14829ms conformant to PINS in folder :/home/mcc/execution

Sequence of Actions to be Executed by the VM

This is useful if one wants to reexecute the tool in the VM from the submitted image disk.

set -x
# this is for BenchKit: configuration of major elements for the test
export BK_INPUT="ParamProductionCell-PT-0"
export BK_EXAMINATION="LTLFireability"
export BK_TOOL="itstoolsl"
export BK_RESULT_DIR="/tmp/BK_RESULTS/OUTPUTS"
export BK_TIME_CONFINEMENT="3600"
export BK_MEMORY_CONFINEMENT="16384"

# this is specific to your benchmark or test

export BIN_DIR="$HOME/BenchKit/bin"

# remove the execution directoty if it exists (to avoid increse of .vmdk images)
if [ -d execution ] ; then
rm -rf execution
fi

tar xzf /home/mcc/BenchKit/INPUTS/ParamProductionCell-PT-0.tgz
mv ParamProductionCell-PT-0 execution
cd execution
pwd
ls -lh

# this is for BenchKit: explicit launching of the test
echo "====================================================================="
echo " Generated by BenchKit 2-3637"
echo " Executing tool itstoolsl"
echo " Input is ParamProductionCell-PT-0, examination is LTLFireability"
echo " Time confinement is $BK_TIME_CONFINEMENT seconds"
echo " Memory confinement is 16384 MBytes"
echo " Number of cores is 4"
echo " Run identifier is r261-csrt-152732585900100"
echo "====================================================================="
echo
echo "--------------------"
echo "content from stdout:"
echo
echo "=== Data for post analysis generated by BenchKit (invocation template)"
echo
if [ "LTLFireability" = "UpperBounds" ] ; then
echo "The expected result is a vector of positive values"
echo NUM_VECTOR
elif [ "LTLFireability" != "StateSpace" ] ; then
echo "The expected result is a vector of booleans"
echo BOOL_VECTOR
else
echo "no data necessary for post analysis"
fi
echo
if [ -f "LTLFireability.txt" ] ; then
echo "here is the order used to build the result vector(from text file)"
for x in $(grep Property LTLFireability.txt | cut -d ' ' -f 2 | sort -u) ; do
echo "FORMULA_NAME $x"
done
elif [ -f "LTLFireability.xml" ] ; then # for cunf (txt files deleted;-)
echo echo "here is the order used to build the result vector(from xml file)"
for x in $(grep '' LTLFireability.xml | cut -d '>' -f 2 | cut -d '<' -f 1 | sort -u) ; do
echo "FORMULA_NAME $x"
done
fi
echo
echo "=== Now, execution of the tool begins"
echo
echo -n "BK_START "
date -u +%s%3N
echo
timeout -s 9 $BK_TIME_CONFINEMENT bash -c "/home/mcc/BenchKit/BenchKit_head.sh 2> STDERR ; echo ; echo -n \"BK_STOP \" ; date -u +%s%3N"
if [ $? -eq 137 ] ; then
echo
echo "BK_TIME_CONFINEMENT_REACHED"
fi
echo
echo "--------------------"
echo "content from stderr:"
echo
cat STDERR ;