fond
Model Checking Contest 2018
8th edition, Bratislava, Slovakia, June 26, 2018
Execution of r272-smll-152749149000249
Last Updated
June 26, 2018

About the Execution of ITS-Tools for BusinessProcesses-PT-08

Execution Summary
Max Memory
Used (MB)
Time wait (ms) CPU Usage (ms) I/O Wait (ms) Computed Result Execution
Status
15754.820 21243.00 44969.00 541.60 FFFFFFFFFFFFFFFF normal

Execution Chart

We display below the execution chart for this examination (boot time has been removed).

Trace from the execution

Waiting for the VM to be ready (probing ssh)
.......................
/home/mcc/execution
total 264K
-rw-r--r-- 1 mcc users 3.5K May 29 16:56 CTLCardinality.txt
-rw-r--r-- 1 mcc users 19K May 29 16:56 CTLCardinality.xml
-rw-r--r-- 1 mcc users 2.4K May 28 11:17 CTLFireability.txt
-rw-r--r-- 1 mcc users 15K May 28 11:17 CTLFireability.xml
-rw-r--r-- 1 mcc users 4.0K May 24 11:17 GenericPropertiesDefinition.xml
-rw-r--r-- 1 mcc users 6.3K May 24 11:17 GenericPropertiesVerdict.xml
-rw-r--r-- 1 mcc users 2.6K May 28 09:28 LTLCardinality.txt
-rw-r--r-- 1 mcc users 13K May 28 09:28 LTLCardinality.xml
-rw-r--r-- 1 mcc users 1.9K May 28 07:41 LTLFireability.txt
-rw-r--r-- 1 mcc users 9.2K May 28 07:41 LTLFireability.xml
-rw-r--r-- 1 mcc users 1 May 24 11:17 NewModel
-rw-r--r-- 1 mcc users 3.6K May 27 05:09 ReachabilityCardinality.txt
-rw-r--r-- 1 mcc users 18K May 27 05:09 ReachabilityCardinality.xml
-rw-r--r-- 1 mcc users 114 May 26 06:29 ReachabilityDeadlock.txt
-rw-r--r-- 1 mcc users 352 May 26 06:29 ReachabilityDeadlock.xml
-rw-r--r-- 1 mcc users 2.8K May 26 06:36 ReachabilityFireability.txt
-rw-r--r-- 1 mcc users 17K May 26 06:36 ReachabilityFireability.xml
-rw-r--r-- 1 mcc users 1.7K May 28 07:31 UpperBounds.txt
-rw-r--r-- 1 mcc users 3.7K May 28 07:31 UpperBounds.xml
-rw-r--r-- 1 mcc users 6 May 24 11:17 equiv_col
-rw-r--r-- 1 mcc users 3 May 24 11:17 instance
-rw-r--r-- 1 mcc users 6 May 24 11:17 iscolored
-rw-r--r-- 1 mcc users 91K May 24 11:17 model.pnml
=====================================================================
Generated by BenchKit 2-3637
Executing tool itstools
Input is BusinessProcesses-PT-08, examination is LTLFireability
Time confinement is 3600 seconds
Memory confinement is 16384 MBytes
Number of cores is 4
Run identifier is r272-smll-152749149000249

=====================================================================

--------------------
content from stdout:

=== Data for post analysis generated by BenchKit (invocation template)

The expected result is a vector of booleans
BOOL_VECTOR

here is the order used to build the result vector(from text file)
FORMULA_NAME BusinessProcesses-PT-08-LTLFireability-00
FORMULA_NAME BusinessProcesses-PT-08-LTLFireability-01
FORMULA_NAME BusinessProcesses-PT-08-LTLFireability-02
FORMULA_NAME BusinessProcesses-PT-08-LTLFireability-03
FORMULA_NAME BusinessProcesses-PT-08-LTLFireability-04
FORMULA_NAME BusinessProcesses-PT-08-LTLFireability-05
FORMULA_NAME BusinessProcesses-PT-08-LTLFireability-06
FORMULA_NAME BusinessProcesses-PT-08-LTLFireability-07
FORMULA_NAME BusinessProcesses-PT-08-LTLFireability-08
FORMULA_NAME BusinessProcesses-PT-08-LTLFireability-09
FORMULA_NAME BusinessProcesses-PT-08-LTLFireability-10
FORMULA_NAME BusinessProcesses-PT-08-LTLFireability-11
FORMULA_NAME BusinessProcesses-PT-08-LTLFireability-12
FORMULA_NAME BusinessProcesses-PT-08-LTLFireability-13
FORMULA_NAME BusinessProcesses-PT-08-LTLFireability-14
FORMULA_NAME BusinessProcesses-PT-08-LTLFireability-15

=== Now, execution of the tool begins

BK_START 1527889972654

Using solver Z3 to compute partial order matrices.
Built C files in :
/home/mcc/execution
Invoking ITS tools like this :CommandLine [args=[/home/mcc/BenchKit/itstools/plugins/fr.lip6.move.gal.itstools.binaries_1.0.0.201805151631/bin/its-ltl-linux64, --gc-threshold, 2000000, -i, /home/mcc/execution/LTLFireability.pnml.gal, -t, CGAL, -LTL, /home/mcc/execution/LTLFireability.ltl, -c, -stutter-deadlock], workingDir=/home/mcc/execution]

its-ltl command run as :

/home/mcc/BenchKit/itstools/plugins/fr.lip6.move.gal.itstools.binaries_1.0.0.201805151631/bin/its-ltl-linux64 --gc-threshold 2000000 -i /home/mcc/execution/LTLFireability.pnml.gal -t CGAL -LTL /home/mcc/execution/LTLFireability.ltl -c -stutter-deadlock
Read 16 LTL properties
Checking formula 0 : !(("(u86.p321>=1)"))
Formula 0 simplified : !"(u86.p321>=1)"
built 88 ordering constraints for composite.
Presburger conditions satisfied. Using coverability to approximate state space in K-Induction.
// Phase 1: matrix 344 rows 393 cols
invariant :u24:p47 + u24:p54 + u24:p55 + u116:p16 + u110:p15 + u112:p14 + u106:p13 + u108:p12 + u102:p11 + u104:p10 + u127:p9 + u126:p8 + u125:p7 + u124:p6 + u123:p5 + u122:p4 + u121:p3 + u119:p2 + u117:p1 + -1'u86:p289 + -1'u86:p290 + -1'u86:p291 + -1'u86:p292 + -1'u86:p293 + -1'u86:p294 + -1'u86:p295 + -1'u86:p296 + -1'u86:p297 + -1'u86:p298 + -1'u86:p299 + -1'u86:p300 + -1'u86:p301 + -1'u86:p302 + -1'u86:p303 + -1'u86:p304 + -1'u86:p305 + -1'u86:p306 + -1'u86:p307 + -1'u86:p308 + -1'u86:p309 + -1'u86:p310 + -1'u86:p311 + -1'u86:p312 + -1'u86:p313 + -1'u86:p314 + -1'u86:p315 + -1'u86:p316 + -1'u86:p317 + -1'u86:p318 + -1'u86:p319 + -1'u86:p320 + -1'u86:p321 + -1'u86:p322 + -1'u86:p323 + -1'u86:p324 + -1'u86:p331 + -1'u86:p332 + -1'u86:p336 + -1'u86:p337 + -1'u86:p338 + -1'u86:p339 + -1'u86:p340 + -1'u86:p341 + -1'u86:p342 + -1'u86:p343 + -1'u86:p344 + -1'u86:p345 + -1'u86:p346 + -1'u86:p347 + -1'u86:p348 + -1'u86:p349 + -1'u86:p350 + -1'u86:p351 + -1'u86:p352 + -1'u86:p353 + -1'u86:p354 + -1'u86:p355 + -1'u86:p356 + -1'u86:p357 + -1'u86:p358 + -1'u86:p359 + -1'u86:p360 + -1'u86:p361 + -1'u86:p362 + -1'u86:p363 + -1'u86:p364 + -1'u86:p365 + -1'u86:p366 + -1'u86:p367 + -1'u86:p368 + -1'u86:p369 + -1'u86:p370 + -1'u86:p371 + -1'u86:p372 + -1'u86:p373 + -1'u86:p374 + -1'u86:p375 + -1'u86:p376 + -1'u86:p377 + -1'u86:p378 + -1'u86:p379 + -1'u86:p380 + -1'u86:p381 + -1'u86:p382 + -1'u86:p383 + -1'u86:p384 + -1'u86:p385 + -1'u86:p386 + -1'u86:p387 + -1'u86:p388 + -1'u86:p389 + -1'u86:p390 + -1'u86:p391 + -1'u86:p392 = 0
invariant :u77:p244 + u77:p245 + u77:p246 + u77:p247 + u77:p248 + u96:p154 + u93:p153 + u94:p152 + u91:p151 + u92:p150 + u89:p149 + u90:p148 + u88:p147 + u87:p146 + u117:p1 + u115:p0 = 1
invariant :u27:p73 + u27:p74 + u27:p75 + u27:p76 + u27:p77 + u27:p78 + u27:p79 + u106:p13 + u108:p12 + u102:p11 + u104:p10 + u127:p9 + u126:p8 + u125:p7 + u124:p6 + u123:p5 + u122:p4 + u121:p3 + u119:p2 + u117:p1 + u86:p354 + u86:p355 + u115:p0 = 1
invariant :u70:p209 + u70:p210 + u70:p211 + u70:p212 + u70:p213 + u105:p161 + u100:p160 + u101:p159 + u98:p158 + u99:p157 + u97:p156 + u95:p155 + u96:p154 + u93:p153 + u94:p152 + u91:p151 + u92:p150 + u89:p149 + u90:p148 + u88:p147 + u87:p146 + u117:p1 + u115:p0 = 1
invariant :u23:p41 + u23:p42 + u23:p43 + u114:p17 + u116:p16 + u110:p15 + u112:p14 + u106:p13 + u108:p12 + u102:p11 + u104:p10 + u127:p9 + u126:p8 + u125:p7 + u124:p6 + u123:p5 + u122:p4 + u121:p3 + u119:p2 + u117:p1 + u86:p323 + u86:p324 + u115:p0 = 1
invariant :u72:p219 + u72:p220 + u72:p221 + u72:p222 + u72:p223 + u101:p159 + u98:p158 + u99:p157 + u97:p156 + u95:p155 + u96:p154 + u93:p153 + u94:p152 + u91:p151 + u92:p150 + u89:p149 + u90:p148 + u88:p147 + u87:p146 + u117:p1 + u115:p0 = 1
invariant :u20:p21 + u20:p22 + u20:p23 + u20:p24 + u20:p27 + u20:p28 + -1'u86:p301 + -1'u86:p302 + -1'u86:p303 + -1'u86:p304 + -1'u86:p307 + -1'u86:p308 + -1'u86:p309 = 0
invariant :u38:p142 + u38:p143 + u38:p144 + u38:p145 + u119:p2 + u117:p1 + u115:p0 = 1
invariant :u73:p224 + u73:p225 + u73:p226 + u73:p227 + u73:p228 + u98:p158 + u99:p157 + u97:p156 + u95:p155 + u96:p154 + u93:p153 + u94:p152 + u91:p151 + u92:p150 + u89:p149 + u90:p148 + u88:p147 + u87:p146 + u117:p1 + u115:p0 = 1
invariant :u85:p284 + u85:p285 + u85:p286 + u85:p287 + u85:p288 + u87:p146 + u117:p1 + u115:p0 = 1
invariant :u32:p111 + u32:p112 + u32:p113 + u32:p114 + u32:p115 + u32:p116 + u32:p117 + u126:p8 + u125:p7 + u124:p6 + u123:p5 + u122:p4 + u121:p3 + u119:p2 + u117:p1 + u86:p384 + u86:p385 + u115:p0 = 1
invariant :u71:p214 + u71:p215 + u71:p216 + u71:p217 + u71:p218 + u100:p160 + u101:p159 + u98:p158 + u99:p157 + u97:p156 + u95:p155 + u96:p154 + u93:p153 + u94:p152 + u91:p151 + u92:p150 + u89:p149 + u90:p148 + u88:p147 + u87:p146 + u117:p1 + u115:p0 = 1
invariant :u26:p64 + u26:p65 + u26:p66 + u26:p67 + u26:p68 + u26:p69 + u26:p70 + u112:p14 + u106:p13 + u108:p12 + u102:p11 + u104:p10 + u127:p9 + u126:p8 + u125:p7 + u124:p6 + u123:p5 + u122:p4 + u121:p3 + u119:p2 + u117:p1 + u86:p346 + u86:p347 + u115:p0 = 1
invariant :u62:p169 + u62:p170 + u62:p171 + u62:p172 + u62:p173 + u129:p168 + u128:p167 + u111:p166 + u113:p165 + u107:p164 + u109:p163 + u103:p162 + u105:p161 + u100:p160 + u101:p159 + u98:p158 + u99:p157 + u97:p156 + u95:p155 + u96:p154 + u93:p153 + u94:p152 + u91:p151 + u92:p150 + u89:p149 + u90:p148 + u88:p147 + u87:p146 + u117:p1 + u115:p0 = 1
invariant :u66:p189 + u66:p190 + u66:p191 + u66:p192 + u66:p193 + u113:p165 + u107:p164 + u109:p163 + u103:p162 + u105:p161 + u100:p160 + u101:p159 + u98:p158 + u99:p157 + u97:p156 + u95:p155 + u96:p154 + u93:p153 + u94:p152 + u91:p151 + u92:p150 + u89:p149 + u90:p148 + u88:p147 + u87:p146 + u117:p1 + u115:p0 = 1
invariant :u86:p289 + u86:p290 + u86:p291 + u86:p292 + u86:p293 + u86:p294 + u86:p295 + u86:p296 + u86:p297 + u86:p298 + u86:p299 + u86:p300 + u86:p301 + u86:p302 + u86:p303 + u86:p304 + u86:p305 + u86:p306 + u86:p307 + u86:p308 + u86:p309 + u86:p310 + u86:p311 + u86:p312 + u86:p313 + u86:p314 + u86:p315 + u86:p316 + u86:p317 + u86:p318 + u86:p319 + u86:p320 + u86:p321 + u86:p322 + u86:p323 + u86:p324 + u86:p325 + u86:p326 + u86:p327 + u86:p328 + u86:p329 + u86:p330 + u86:p331 + u86:p332 + u86:p333 + u86:p334 + u86:p335 + u86:p336 + u86:p337 + u86:p338 + u86:p339 + u86:p340 + u86:p341 + u86:p342 + u86:p343 + u86:p344 + u86:p345 + u86:p346 + u86:p347 + u86:p348 + u86:p349 + u86:p350 + u86:p351 + u86:p352 + u86:p353 + u86:p354 + u86:p355 + u86:p356 + u86:p357 + u86:p358 + u86:p359 + u86:p360 + u86:p361 + u86:p362 + u86:p363 + u86:p364 + u86:p365 + u86:p366 + u86:p367 + u86:p368 + u86:p369 + u86:p370 + u86:p371 + u86:p372 + u86:p373 + u86:p374 + u86:p375 + u86:p376 + u86:p377 + u86:p378 + u86:p379 + u86:p380 + u86:p381 + u86:p382 + u86:p383 + u86:p384 + u86:p385 + u86:p386 + u86:p387 + u86:p388 + u86:p389 + u86:p390 + u86:p391 + u86:p392 + u115:p0 = 1
invariant :u65:p184 + u65:p185 + u65:p186 + u65:p187 + u65:p188 + u111:p166 + u113:p165 + u107:p164 + u109:p163 + u103:p162 + u105:p161 + u100:p160 + u101:p159 + u98:p158 + u99:p157 + u97:p156 + u95:p155 + u96:p154 + u93:p153 + u94:p152 + u91:p151 + u92:p150 + u89:p149 + u90:p148 + u88:p147 + u87:p146 + u117:p1 + u115:p0 = 1
invariant :u29:p96 + u29:p97 + u29:p98 + -1'u86:p368 + -1'u86:p369 = 0
invariant :u74:p229 + u74:p230 + u74:p231 + u74:p232 + u74:p233 + u99:p157 + u97:p156 + u95:p155 + u96:p154 + u93:p153 + u94:p152 + u91:p151 + u92:p150 + u89:p149 + u90:p148 + u88:p147 + u87:p146 + u117:p1 + u115:p0 = 1
invariant :u20:p20 + u20:p25 + u20:p26 + u118:p19 + u120:p18 + u114:p17 + u116:p16 + u110:p15 + u112:p14 + u106:p13 + u108:p12 + u102:p11 + u104:p10 + u127:p9 + u126:p8 + u125:p7 + u124:p6 + u123:p5 + u122:p4 + u121:p3 + u119:p2 + u117:p1 + u86:p301 + u86:p302 + u86:p303 + u86:p304 + u86:p307 + u86:p308 + u86:p309 + u115:p0 = 1
invariant :u34:p126 + u34:p127 + u34:p128 + u34:p129 + u124:p6 + u123:p5 + u122:p4 + u121:p3 + u119:p2 + u117:p1 + u115:p0 = 1
invariant :u75:p234 + u75:p235 + u75:p236 + u75:p237 + u75:p238 + u97:p156 + u95:p155 + u96:p154 + u93:p153 + u94:p152 + u91:p151 + u92:p150 + u89:p149 + u90:p148 + u88:p147 + u87:p146 + u117:p1 + u115:p0 = 1
invariant :u26:p71 + u26:p72 + -1'u86:p346 + -1'u86:p347 = 0
invariant :u28:p91 + u28:p92 + -1'u86:p364 + -1'u86:p365 = 0
invariant :u68:p199 + u68:p200 + u68:p201 + u68:p202 + u68:p203 + u109:p163 + u103:p162 + u105:p161 + u100:p160 + u101:p159 + u98:p158 + u99:p157 + u97:p156 + u95:p155 + u96:p154 + u93:p153 + u94:p152 + u91:p151 + u92:p150 + u89:p149 + u90:p148 + u88:p147 + u87:p146 + u117:p1 + u115:p0 = 1
invariant :u80:p259 + u80:p260 + u80:p261 + u80:p262 + u80:p263 + u91:p151 + u92:p150 + u89:p149 + u90:p148 + u88:p147 + u87:p146 + u117:p1 + u115:p0 = 1
invariant :u79:p254 + u79:p255 + u79:p256 + u79:p257 + u79:p258 + u94:p152 + u91:p151 + u92:p150 + u89:p149 + u90:p148 + u88:p147 + u87:p146 + u117:p1 + u115:p0 = 1
invariant :u81:p264 + u81:p265 + u81:p266 + u81:p267 + u81:p268 + u92:p150 + u89:p149 + u90:p148 + u88:p147 + u87:p146 + u117:p1 + u115:p0 = 1
invariant :u36:p134 + u36:p135 + u36:p136 + u36:p137 + u122:p4 + u121:p3 + u119:p2 + u117:p1 + u115:p0 = 1
invariant :u24:p48 + u24:p49 + u24:p50 + u24:p51 + u24:p52 + u24:p53 + u24:p56 + u24:p57 + u86:p289 + u86:p290 + u86:p291 + u86:p292 + u86:p293 + u86:p294 + u86:p295 + u86:p296 + u86:p297 + u86:p298 + u86:p299 + u86:p300 + u86:p301 + u86:p302 + u86:p303 + u86:p304 + u86:p305 + u86:p306 + u86:p307 + u86:p308 + u86:p309 + u86:p310 + u86:p311 + u86:p312 + u86:p313 + u86:p314 + u86:p315 + u86:p316 + u86:p317 + u86:p318 + u86:p319 + u86:p320 + u86:p321 + u86:p322 + u86:p323 + u86:p324 + u86:p331 + u86:p332 + u86:p336 + u86:p337 + u86:p338 + u86:p339 + u86:p340 + u86:p341 + u86:p342 + u86:p343 + u86:p344 + u86:p345 + u86:p346 + u86:p347 + u86:p348 + u86:p349 + u86:p350 + u86:p351 + u86:p352 + u86:p353 + u86:p354 + u86:p355 + u86:p356 + u86:p357 + u86:p358 + u86:p359 + u86:p360 + u86:p361 + u86:p362 + u86:p363 + u86:p364 + u86:p365 + u86:p366 + u86:p367 + u86:p368 + u86:p369 + u86:p370 + u86:p371 + u86:p372 + u86:p373 + u86:p374 + u86:p375 + u86:p376 + u86:p377 + u86:p378 + u86:p379 + u86:p380 + u86:p381 + u86:p382 + u86:p383 + u86:p384 + u86:p385 + u86:p386 + u86:p387 + u86:p388 + u86:p389 + u86:p390 + u86:p391 + u86:p392 + u115:p0 = 1
invariant :u22:p34 + u22:p37 + u22:p38 + u120:p18 + u114:p17 + u116:p16 + u110:p15 + u112:p14 + u106:p13 + u108:p12 + u102:p11 + u104:p10 + u127:p9 + u126:p8 + u125:p7 + u124:p6 + u123:p5 + u122:p4 + u121:p3 + u119:p2 + u117:p1 + u86:p314 + u86:p315 + u86:p318 + u86:p319 + u86:p320 + u115:p0 = 1
invariant :u30:p102 + u30:p103 + u30:p104 + -1'u86:p372 + -1'u86:p373 = 0
invariant :u67:p194 + u67:p195 + u67:p196 + u67:p197 + u67:p198 + u107:p164 + u109:p163 + u103:p162 + u105:p161 + u100:p160 + u101:p159 + u98:p158 + u99:p157 + u97:p156 + u95:p155 + u96:p154 + u93:p153 + u94:p152 + u91:p151 + u92:p150 + u89:p149 + u90:p148 + u88:p147 + u87:p146 + u117:p1 + u115:p0 = 1
invariant :u21:p29 + u21:p30 + u21:p31 + u118:p19 + u120:p18 + u114:p17 + u116:p16 + u110:p15 + u112:p14 + u106:p13 + u108:p12 + u102:p11 + u104:p10 + u127:p9 + u126:p8 + u125:p7 + u124:p6 + u123:p5 + u122:p4 + u121:p3 + u119:p2 + u117:p1 + u86:p312 + u86:p313 + u115:p0 = 1
invariant :u82:p269 + u82:p270 + u82:p271 + u82:p272 + u82:p273 + u89:p149 + u90:p148 + u88:p147 + u87:p146 + u117:p1 + u115:p0 = 1
invariant :u33:p120 + u33:p121 + u33:p122 + u125:p7 + u124:p6 + u123:p5 + u122:p4 + u121:p3 + u119:p2 + u117:p1 + u86:p388 + u86:p389 + u115:p0 = 1
invariant :u29:p93 + u29:p94 + u29:p95 + u102:p11 + u104:p10 + u127:p9 + u126:p8 + u125:p7 + u124:p6 + u123:p5 + u122:p4 + u121:p3 + u119:p2 + u117:p1 + u86:p368 + u86:p369 + u115:p0 = 1
invariant :u28:p82 + u28:p83 + u28:p84 + u28:p85 + u28:p86 + u28:p87 + u28:p88 + u28:p89 + u28:p90 + u108:p12 + u102:p11 + u104:p10 + u127:p9 + u126:p8 + u125:p7 + u124:p6 + u123:p5 + u122:p4 + u121:p3 + u119:p2 + u117:p1 + u86:p364 + u86:p365 + u115:p0 = 1
invariant :u33:p123 + u33:p124 + u33:p125 + -1'u86:p388 + -1'u86:p389 = 0
invariant :u32:p118 + u32:p119 + -1'u86:p384 + -1'u86:p385 = 0
invariant :u31:p105 + u31:p106 + u31:p107 + u127:p9 + u126:p8 + u125:p7 + u124:p6 + u123:p5 + u122:p4 + u121:p3 + u119:p2 + u117:p1 + u86:p376 + u86:p377 + u115:p0 = 1
invariant :u76:p239 + u76:p240 + u76:p241 + u76:p242 + u76:p243 + u95:p155 + u96:p154 + u93:p153 + u94:p152 + u91:p151 + u92:p150 + u89:p149 + u90:p148 + u88:p147 + u87:p146 + u117:p1 + u115:p0 = 1
invariant :u78:p249 + u78:p250 + u78:p251 + u78:p252 + u78:p253 + u93:p153 + u94:p152 + u91:p151 + u92:p150 + u89:p149 + u90:p148 + u88:p147 + u87:p146 + u117:p1 + u115:p0 = 1
invariant :u69:p204 + u69:p205 + u69:p206 + u69:p207 + u69:p208 + u103:p162 + u105:p161 + u100:p160 + u101:p159 + u98:p158 + u99:p157 + u97:p156 + u95:p155 + u96:p154 + u93:p153 + u94:p152 + u91:p151 + u92:p150 + u89:p149 + u90:p148 + u88:p147 + u87:p146 + u117:p1 + u115:p0 = 1
invariant :u21:p32 + u21:p33 + -1'u86:p312 + -1'u86:p313 = 0
invariant :u31:p108 + u31:p109 + u31:p110 + -1'u86:p376 + -1'u86:p377 = 0
invariant :u84:p279 + u84:p280 + u84:p281 + u84:p282 + u84:p283 + u88:p147 + u87:p146 + u117:p1 + u115:p0 = 1
invariant :u37:p138 + u37:p139 + u37:p140 + u37:p141 + u121:p3 + u119:p2 + u117:p1 + u115:p0 = 1
invariant :u64:p179 + u64:p180 + u64:p181 + u64:p182 + u64:p183 + u128:p167 + u111:p166 + u113:p165 + u107:p164 + u109:p163 + u103:p162 + u105:p161 + u100:p160 + u101:p159 + u98:p158 + u99:p157 + u97:p156 + u95:p155 + u96:p154 + u93:p153 + u94:p152 + u91:p151 + u92:p150 + u89:p149 + u90:p148 + u88:p147 + u87:p146 + u117:p1 + u115:p0 = 1
invariant :u22:p35 + u22:p36 + u22:p39 + u22:p40 + -1'u86:p314 + -1'u86:p315 + -1'u86:p318 + -1'u86:p319 + -1'u86:p320 = 0
invariant :u23:p44 + u23:p45 + u23:p46 + -1'u86:p323 + -1'u86:p324 = 0
invariant :u30:p99 + u30:p100 + u30:p101 + u104:p10 + u127:p9 + u126:p8 + u125:p7 + u124:p6 + u123:p5 + u122:p4 + u121:p3 + u119:p2 + u117:p1 + u86:p372 + u86:p373 + u115:p0 = 1
invariant :u63:p174 + u63:p175 + u63:p176 + u63:p177 + u63:p178 + u129:p168 + u128:p167 + u111:p166 + u113:p165 + u107:p164 + u109:p163 + u103:p162 + u105:p161 + u100:p160 + u101:p159 + u98:p158 + u99:p157 + u97:p156 + u95:p155 + u96:p154 + u93:p153 + u94:p152 + u91:p151 + u92:p150 + u89:p149 + u90:p148 + u88:p147 + u87:p146 + u117:p1 + u115:p0 = 1
invariant :u25:p58 + u25:p59 + u25:p60 + u110:p15 + u112:p14 + u106:p13 + u108:p12 + u102:p11 + u104:p10 + u127:p9 + u126:p8 + u125:p7 + u124:p6 + u123:p5 + u122:p4 + u121:p3 + u119:p2 + u117:p1 + u86:p338 + u86:p339 + u115:p0 = 1
invariant :u25:p61 + u25:p62 + u25:p63 + -1'u86:p338 + -1'u86:p339 = 0
invariant :u27:p80 + u27:p81 + -1'u86:p354 + -1'u86:p355 = 0
invariant :u83:p274 + u83:p275 + u83:p276 + u83:p277 + u83:p278 + u90:p148 + u88:p147 + u87:p146 + u117:p1 + u115:p0 = 1
invariant :u35:p130 + u35:p131 + u35:p132 + u35:p133 + u123:p5 + u122:p4 + u121:p3 + u119:p2 + u117:p1 + u115:p0 = 1
Running compilation step : CommandLine [args=[gcc, -c, -I/home/mcc/BenchKit//lts_install_dir//include, -I., -std=c99, -fPIC, -O3, model.c], workingDir=/home/mcc/execution]
Compilation finished in 6307 ms.
Running link step : CommandLine [args=[gcc, -shared, -o, gal.so, model.o], workingDir=/home/mcc/execution]
Link finished in 44 ms.
Running LTSmin : CommandLine [args=[/home/mcc/BenchKit//lts_install_dir//bin/pins2lts-mc, ./gal.so, --threads=1, -p, --pins-guards, --when, --ltl, (LTLAP0==true), --buchi-type=spotba], workingDir=/home/mcc/execution]
LTSmin run took 313 ms.
FORMULA BusinessProcesses-PT-08-LTLFireability-00 FALSE TECHNIQUES PARTIAL_ORDER EXPLICIT LTSMIN SAT_SMT
Running LTSmin : CommandLine [args=[/home/mcc/BenchKit//lts_install_dir//bin/pins2lts-mc, ./gal.so, --threads=1, --when, --ltl, X((LTLAP1==true)), --buchi-type=spotba], workingDir=/home/mcc/execution]
LTSmin run took 34 ms.
FORMULA BusinessProcesses-PT-08-LTLFireability-01 FALSE TECHNIQUES PARTIAL_ORDER EXPLICIT LTSMIN SAT_SMT
Running LTSmin : CommandLine [args=[/home/mcc/BenchKit//lts_install_dir//bin/pins2lts-mc, ./gal.so, --threads=1, -p, --pins-guards, --when, --ltl, [](([]([]((LTLAP2==true))))U([]((LTLAP3==true)))), --buchi-type=spotba], workingDir=/home/mcc/execution]
LTSmin run took 304 ms.
FORMULA BusinessProcesses-PT-08-LTLFireability-02 FALSE TECHNIQUES PARTIAL_ORDER EXPLICIT LTSMIN SAT_SMT
Running LTSmin : CommandLine [args=[/home/mcc/BenchKit//lts_install_dir//bin/pins2lts-mc, ./gal.so, --threads=1, --when, --ltl, ([](<>(<>((LTLAP4==true)))))U(X(X((LTLAP5==true)))), --buchi-type=spotba], workingDir=/home/mcc/execution]
LTSmin run took 39 ms.
FORMULA BusinessProcesses-PT-08-LTLFireability-03 FALSE TECHNIQUES PARTIAL_ORDER EXPLICIT LTSMIN SAT_SMT
Running LTSmin : CommandLine [args=[/home/mcc/BenchKit//lts_install_dir//bin/pins2lts-mc, ./gal.so, --threads=1, -p, --pins-guards, --when, --ltl, (LTLAP6==true), --buchi-type=spotba], workingDir=/home/mcc/execution]
LTSmin run took 297 ms.
FORMULA BusinessProcesses-PT-08-LTLFireability-04 FALSE TECHNIQUES PARTIAL_ORDER EXPLICIT LTSMIN SAT_SMT
Running LTSmin : CommandLine [args=[/home/mcc/BenchKit//lts_install_dir//bin/pins2lts-mc, ./gal.so, --threads=1, --when, --ltl, X([](<>(<>(X((LTLAP7==true)))))), --buchi-type=spotba], workingDir=/home/mcc/execution]
LTSmin run took 24 ms.
FORMULA BusinessProcesses-PT-08-LTLFireability-05 FALSE TECHNIQUES PARTIAL_ORDER EXPLICIT LTSMIN SAT_SMT
Running LTSmin : CommandLine [args=[/home/mcc/BenchKit//lts_install_dir//bin/pins2lts-mc, ./gal.so, --threads=1, --when, --ltl, X(X(<>(<>(X((LTLAP8==true)))))), --buchi-type=spotba], workingDir=/home/mcc/execution]
LTSmin run took 36 ms.
FORMULA BusinessProcesses-PT-08-LTLFireability-06 FALSE TECHNIQUES PARTIAL_ORDER EXPLICIT LTSMIN SAT_SMT
Running LTSmin : CommandLine [args=[/home/mcc/BenchKit//lts_install_dir//bin/pins2lts-mc, ./gal.so, --threads=1, --when, --ltl, []([]([]([](X((LTLAP9==true)))))), --buchi-type=spotba], workingDir=/home/mcc/execution]
LTSmin run took 34 ms.
FORMULA BusinessProcesses-PT-08-LTLFireability-07 FALSE TECHNIQUES PARTIAL_ORDER EXPLICIT LTSMIN SAT_SMT
Running LTSmin : CommandLine [args=[/home/mcc/BenchKit//lts_install_dir//bin/pins2lts-mc, ./gal.so, --threads=1, --when, --ltl, (([]((LTLAP10==true)))U(X((LTLAP11==true))))U(X(((LTLAP10==true))U((LTLAP12==true)))), --buchi-type=spotba], workingDir=/home/mcc/execution]
LTSmin run took 42 ms.
FORMULA BusinessProcesses-PT-08-LTLFireability-08 FALSE TECHNIQUES PARTIAL_ORDER EXPLICIT LTSMIN SAT_SMT
Running LTSmin : CommandLine [args=[/home/mcc/BenchKit//lts_install_dir//bin/pins2lts-mc, ./gal.so, --threads=1, --when, --ltl, (X(X([]((LTLAP13==true)))))U(<>((LTLAP14==true))), --buchi-type=spotba], workingDir=/home/mcc/execution]
LTSmin run took 39 ms.
FORMULA BusinessProcesses-PT-08-LTLFireability-09 FALSE TECHNIQUES PARTIAL_ORDER EXPLICIT LTSMIN SAT_SMT
Running LTSmin : CommandLine [args=[/home/mcc/BenchKit//lts_install_dir//bin/pins2lts-mc, ./gal.so, --threads=1, --when, --ltl, X([]([]((LTLAP15==true)))), --buchi-type=spotba], workingDir=/home/mcc/execution]
LTSmin run took 34 ms.
FORMULA BusinessProcesses-PT-08-LTLFireability-10 FALSE TECHNIQUES PARTIAL_ORDER EXPLICIT LTSMIN SAT_SMT
Running LTSmin : CommandLine [args=[/home/mcc/BenchKit//lts_install_dir//bin/pins2lts-mc, ./gal.so, --threads=1, --when, --ltl, []((X((LTLAP16==true)))U(X(X((LTLAP17==true))))), --buchi-type=spotba], workingDir=/home/mcc/execution]
LTSmin run took 58 ms.
FORMULA BusinessProcesses-PT-08-LTLFireability-11 FALSE TECHNIQUES PARTIAL_ORDER EXPLICIT LTSMIN SAT_SMT
Running LTSmin : CommandLine [args=[/home/mcc/BenchKit//lts_install_dir//bin/pins2lts-mc, ./gal.so, --threads=1, -p, --pins-guards, --when, --ltl, <>((LTLAP18==true)), --buchi-type=spotba], workingDir=/home/mcc/execution]
LTSmin run took 303 ms.
FORMULA BusinessProcesses-PT-08-LTLFireability-12 FALSE TECHNIQUES PARTIAL_ORDER EXPLICIT LTSMIN SAT_SMT
Running LTSmin : CommandLine [args=[/home/mcc/BenchKit//lts_install_dir//bin/pins2lts-mc, ./gal.so, --threads=1, --when, --ltl, X([](X(((LTLAP5==true))U((LTLAP19==true))))), --buchi-type=spotba], workingDir=/home/mcc/execution]
LTSmin run took 42 ms.
FORMULA BusinessProcesses-PT-08-LTLFireability-13 FALSE TECHNIQUES PARTIAL_ORDER EXPLICIT LTSMIN SAT_SMT
Running LTSmin : CommandLine [args=[/home/mcc/BenchKit//lts_install_dir//bin/pins2lts-mc, ./gal.so, --threads=1, --when, --ltl, X(X([](X(X((LTLAP20==true)))))), --buchi-type=spotba], workingDir=/home/mcc/execution]
LTSmin run took 31 ms.
FORMULA BusinessProcesses-PT-08-LTLFireability-14 FALSE TECHNIQUES PARTIAL_ORDER EXPLICIT LTSMIN SAT_SMT
Running LTSmin : CommandLine [args=[/home/mcc/BenchKit//lts_install_dir//bin/pins2lts-mc, ./gal.so, --threads=1, --when, --ltl, (<>((LTLAP21==true)))U(X(X(X((LTLAP22==true))))), --buchi-type=spotba], workingDir=/home/mcc/execution]
LTSmin run took 37 ms.
FORMULA BusinessProcesses-PT-08-LTLFireability-15 FALSE TECHNIQUES PARTIAL_ORDER EXPLICIT LTSMIN SAT_SMT
ITS tools runner thread asked to quit. Dying gracefully.

BK_STOP 1527889993897

--------------------
content from stderr:

+ export BINDIR=/home/mcc/BenchKit/
+ BINDIR=/home/mcc/BenchKit/
++ pwd
+ export MODEL=/home/mcc/execution
+ MODEL=/home/mcc/execution
+ /home/mcc/BenchKit//runeclipse.sh /home/mcc/execution LTLFireability -its -ltsminpath /home/mcc/BenchKit//lts_install_dir/ -smt
+ ulimit -s 65536
+ [[ -z '' ]]
+ export LTSMIN_MEM_SIZE=8589934592
+ LTSMIN_MEM_SIZE=8589934592
+ /home/mcc/BenchKit//itstools/its-tools -consoleLog -data /home/mcc/execution/workspace -pnfolder /home/mcc/execution -examination LTLFireability -z3path /home/mcc/BenchKit//z3/bin/z3 -yices2path /home/mcc/BenchKit//yices/bin/yices -its -ltsminpath /home/mcc/BenchKit//lts_install_dir/ -smt -vmargs -Dosgi.locking=none -Declipse.stateSaveDelayInterval=-1 -Dosgi.configuration.area=/tmp/.eclipse -Xss8m -Xms40m -Xmx8192m -Dfile.encoding=UTF-8 -Dosgi.requiredJavaVersion=1.6
Jun 01, 2018 9:52:54 PM fr.lip6.move.gal.application.Application start
INFO: Running its-tools with arguments : [-pnfolder, /home/mcc/execution, -examination, LTLFireability, -z3path, /home/mcc/BenchKit//z3/bin/z3, -yices2path, /home/mcc/BenchKit//yices/bin/yices, -its, -ltsminpath, /home/mcc/BenchKit//lts_install_dir/, -smt]
Jun 01, 2018 9:52:54 PM fr.lip6.move.gal.application.MccTranslator transformPNML
INFO: Parsing pnml file : /home/mcc/execution/model.pnml
Jun 01, 2018 9:52:55 PM fr.lip6.move.gal.nupn.PTNetReader loadFromXML
INFO: Load time of PNML (sax parser for PT used): 144 ms
Jun 01, 2018 9:52:55 PM fr.lip6.move.gal.pnml.togal.PTGALTransformer handlePage
INFO: Transformed 393 places.
Jun 01, 2018 9:52:55 PM fr.lip6.move.gal.pnml.togal.PTGALTransformer handlePage
INFO: Transformed 344 transitions.
Jun 01, 2018 9:52:55 PM fr.lip6.move.gal.pnml.togal.PnmlToGalTransformer transform
INFO: Found NUPN structural information;
Jun 01, 2018 9:52:55 PM fr.lip6.move.serialization.SerializationUtil systemToFile
INFO: Time to serialize gal into /home/mcc/execution/model.pnml.img.gal : 28 ms
Jun 01, 2018 9:52:55 PM fr.lip6.move.gal.application.MccTranslator applyOrder
INFO: Applying decomposition
Jun 01, 2018 9:52:55 PM fr.lip6.move.gal.instantiate.CompositeBuilder decomposeWithOrder
INFO: Decomposing Gal with order
Jun 01, 2018 9:52:55 PM fr.lip6.move.gal.instantiate.GALRewriter flatten
INFO: Flatten gal took : 135 ms
Jun 01, 2018 9:52:55 PM fr.lip6.move.gal.instantiate.CompositeBuilder rewriteArraysToAllowPartition
INFO: Rewriting arrays to variables to allow decomposition.
Jun 01, 2018 9:52:55 PM fr.lip6.move.serialization.SerializationUtil systemToFile
INFO: Time to serialize gal into /home/mcc/execution/LTLFireability.pnml.gal : 12 ms
Jun 01, 2018 9:52:55 PM fr.lip6.move.serialization.SerializationUtil serializePropertiesForITSLTLTools
INFO: Time to serialize properties into /home/mcc/execution/LTLFireability.ltl : 1 ms
Jun 01, 2018 9:52:56 PM fr.lip6.move.gal.semantics.DeterministicNextBuilder getDeterministicNext
INFO: Input system was already deterministic with 344 transitions.
Jun 01, 2018 9:52:56 PM fr.lip6.move.gal.gal2smt.bmc.KInductionSolver computeAndDeclareInvariants
INFO: Computed 58 place invariants in 158 ms
Jun 01, 2018 9:52:57 PM fr.lip6.move.gal.gal2smt.bmc.KInductionSolver init
INFO: Proved 393 variables to be positive in 1115 ms
Jun 01, 2018 9:52:57 PM fr.lip6.move.gal.gal2smt.bmc.NecessaryEnablingsolver computeAblingMatrix
INFO: Computing symmetric may disable matrix : 344 transitions.
Jun 01, 2018 9:52:57 PM fr.lip6.move.gal.gal2smt.bmc.NecessaryEnablingsolver printStats
INFO: Computation of disable matrix completed :0/344 took 0 ms. Total solver calls (SAT/UNSAT): 0(0/0)
Jun 01, 2018 9:52:57 PM fr.lip6.move.gal.gal2smt.bmc.NecessaryEnablingsolver printStats
INFO: Computation of Complete disable matrix. took 48 ms. Total solver calls (SAT/UNSAT): 0(0/0)
Jun 01, 2018 9:52:57 PM fr.lip6.move.gal.gal2smt.bmc.NecessaryEnablingsolver computeAblingMatrix
INFO: Computing symmetric may enable matrix : 344 transitions.
Jun 01, 2018 9:52:57 PM fr.lip6.move.gal.gal2smt.bmc.NecessaryEnablingsolver printStats
INFO: Computation of Complete enable matrix. took 27 ms. Total solver calls (SAT/UNSAT): 0(0/0)
Jun 01, 2018 9:52:58 PM fr.lip6.move.gal.gal2smt.bmc.NecessaryEnablingsolver computeCoEnablingMatrix
INFO: Computing symmetric co enabling matrix : 344 transitions.
SMT solver raised 'unknown', retrying with same input.
SMT solver raised 'unknown', retrying with same input.
SMT solver raised 'unknown' twice, overapproximating result to 1.
Jun 01, 2018 9:53:01 PM fr.lip6.move.gal.gal2smt.bmc.NecessaryEnablingsolver printStats
INFO: Computation of co-enabling matrix(1/344) took 2976 ms. Total solver calls (SAT/UNSAT): 537(5/532)
Jun 01, 2018 9:53:01 PM fr.lip6.move.gal.gal2smt.bmc.NecessaryEnablingsolver printStats
INFO: Computation of Finished co-enabling matrix. took 2992 ms. Total solver calls (SAT/UNSAT): 537(5/532)
Jun 01, 2018 9:53:01 PM fr.lip6.move.gal.gal2smt.bmc.NecessaryEnablingsolver computeDoNotAccord
INFO: Computing Do-Not-Accords matrix : 344 transitions.
Jun 01, 2018 9:53:04 PM fr.lip6.move.gal.gal2smt.bmc.NecessaryEnablingsolver printStats
INFO: Computation of Completed DNA matrix. took 2698 ms. Total solver calls (SAT/UNSAT): 1704(0/1704)
Jun 01, 2018 9:53:04 PM fr.lip6.move.gal.gal2pins.Gal2PinsTransformerNext transform
INFO: Built C files in 8599ms conformant to PINS in folder :/home/mcc/execution

Sequence of Actions to be Executed by the VM

This is useful if one wants to reexecute the tool in the VM from the submitted image disk.

set -x
# this is for BenchKit: configuration of major elements for the test
export BK_INPUT="BusinessProcesses-PT-08"
export BK_EXAMINATION="LTLFireability"
export BK_TOOL="itstools"
export BK_RESULT_DIR="/tmp/BK_RESULTS/OUTPUTS"
export BK_TIME_CONFINEMENT="3600"
export BK_MEMORY_CONFINEMENT="16384"

# this is specific to your benchmark or test

export BIN_DIR="$HOME/BenchKit/bin"

# remove the execution directoty if it exists (to avoid increse of .vmdk images)
if [ -d execution ] ; then
rm -rf execution
fi

tar xzf /home/mcc/BenchKit/INPUTS/BusinessProcesses-PT-08.tgz
mv BusinessProcesses-PT-08 execution
cd execution
pwd
ls -lh

# this is for BenchKit: explicit launching of the test
echo "====================================================================="
echo " Generated by BenchKit 2-3637"
echo " Executing tool itstools"
echo " Input is BusinessProcesses-PT-08, examination is LTLFireability"
echo " Time confinement is $BK_TIME_CONFINEMENT seconds"
echo " Memory confinement is 16384 MBytes"
echo " Number of cores is 4"
echo " Run identifier is r272-smll-152749149000249"
echo "====================================================================="
echo
echo "--------------------"
echo "content from stdout:"
echo
echo "=== Data for post analysis generated by BenchKit (invocation template)"
echo
if [ "LTLFireability" = "UpperBounds" ] ; then
echo "The expected result is a vector of positive values"
echo NUM_VECTOR
elif [ "LTLFireability" != "StateSpace" ] ; then
echo "The expected result is a vector of booleans"
echo BOOL_VECTOR
else
echo "no data necessary for post analysis"
fi
echo
if [ -f "LTLFireability.txt" ] ; then
echo "here is the order used to build the result vector(from text file)"
for x in $(grep Property LTLFireability.txt | cut -d ' ' -f 2 | sort -u) ; do
echo "FORMULA_NAME $x"
done
elif [ -f "LTLFireability.xml" ] ; then # for cunf (txt files deleted;-)
echo echo "here is the order used to build the result vector(from xml file)"
for x in $(grep '' LTLFireability.xml | cut -d '>' -f 2 | cut -d '<' -f 1 | sort -u) ; do
echo "FORMULA_NAME $x"
done
fi
echo
echo "=== Now, execution of the tool begins"
echo
echo -n "BK_START "
date -u +%s%3N
echo
timeout -s 9 $BK_TIME_CONFINEMENT bash -c "/home/mcc/BenchKit/BenchKit_head.sh 2> STDERR ; echo ; echo -n \"BK_STOP \" ; date -u +%s%3N"
if [ $? -eq 137 ] ; then
echo
echo "BK_TIME_CONFINEMENT_REACHED"
fi
echo
echo "--------------------"
echo "content from stderr:"
echo
cat STDERR ;